mb85rs64t - atta.szlcsc.com
TRANSCRIPT
FUJITSU SEMICONDUCTORDATA SHEET DS501-00051-1v0-E
Memory FRAM
64 K (8 K 8) Bit SPI
MB85RS64T
■ DESCRIPTIONMB85RS64T is a FRAM (Ferroelectric Random Access Memory) chip in a configuration of 8,192 words 8 bits, using the ferroelectric process and silicon gate CMOS process technologies for forming the nonvolatilememory cells. MB85RS64T adopts the Serial Peripheral Interface (SPI). The MB85RS64T is able to retain data without using a back-up battery, as is needed for SRAM.The memory cells used in the MB85RS64T can be used for 1013 read/write operations, which is a significantimprovement over the number of read and write operations supported by Flash memory and E2PROM. MB85RS64T does not take long time to write data like Flash memories or E2PROM, and MB85RS64T takesno wait time.
■ FEATURES• Bit configuration : 8,192 words 8 bits• Serial Peripheral Interface : SPI (Serial Peripheral Interface)
Correspondent to SPI mode 0 (0, 0) and mode 3 (1, 1)• Operating frequency : 10 MHz (Max)• High endurance : 1013 times / byte• Data retention : 10 years ( 85 C)• Operating power supply voltage : 1.8 V to 3.6 V• Low power consumption : Operating power supply current 0.8 mA (Max@10 MHz)
Standby current 9 A (Typ)• Operation ambient temperature range : 40 C to +85 C• Package : 8-pin plastic SOP (FPT-8P-M02)
8-pin plastic SON (LLC-8P-M04)
RoHS compliant
Copyright 2017FUJITSU SEMICONDUCTOR LIMITED2017.12
MB85RS64T
■ PIN ASSIGNMENT
■ PIN FUNCTIONAL DESCRIPTIONS
Pin No. Pin Name Functional description
1 CS
Chip Select pinThis is an input pin to make chip select. When CS is the “H” level, device is in deselect (standby) status and SO becomes High-Z. Inputs from other pins are ignored at this time. When CS is the “L” level, device is in select (active) status. CS has to be the “L” level before inputting op-code.
3 WP
Write Protect pinThis is a pin to control writing to a status register. The writing of status register (see “■ STATUS REGISTER”) is protected in related with WP and WPEN. See “■WRITING PROTECT” for detail.
7 HOLD
Hold pinThis pin is used to interrupt serial input/output without making chip deselect. When HOLD is the “L” level, hold operation is activated, SO becomes High-Z, and SCK and SI become don’t care. While the hold operation, CS shall be retained the “L” level.
6 SCKSerial Clock pinThis is a clock input pin to input/output serial data. SI is loaded synchronously to a rising edge, SO is output synchronously to a falling edge.
5 SISerial Data Input pinThis is an input pin of serial data. This inputs op-code, address, and writing data.
2 SOSerial Data Output pinThis is an output pin of serial data. Reading data of FRAM memory cell array and status register are output. This is High-Z during standby.
8 VDD Supply Voltage pin
4 VSS Ground pin
VSS SI
SO
VDD
SCKWP
CS
HOLD
8
7
6
54
3
2
1
(TOP VIEW)
(FPT-8P-M02)
2
3
4
1
7
6
5
8
VSS SDA
A1
VDD
SCLA2
A0
WP
(TOP VIEW)
(LCC-8P-M04)
2 DS501-00051-1v0-E
MB85RS64T
■ BLOCK DIAGRAM
SCK
SO
SI Serial-Parallel Converter
FRAM Cell Array8,192 ✕ 8
Column Decoder/Sense Amp/Write Amp
FRAMStatus Register
Data Register
Parallel-Serial Converter
Con
trol
Circ
uit
Add
ress
Cou
nter Row
Dec
oder
CS
WP
HOLD
DS501-00051-1v0-E 3
MB85RS64T
■ SPI MODEMB85RS64T corresponds to the SPI mode 0 (CPOL 0, CPHA 0) , and SPI mode 3 (CPOL 1, CPHA 1) .
SCK
SI
CS
SCK
SI
CS
7 6 5 4 3 2 1 0
7 6 5 4 3 2 1 0
MSB LSB
MSB LSB
SPI Mode 0
SPI Mode 3
4 DS501-00051-1v0-E
MB85RS64T
■ SERIAL PERIPHERAL INTERFACE (SPI) MB85RS64T works as a slave of SPI. More than 2 devices can be connected by using microcontrollerequipped with SPI port. By using a microcontroller not equipped with SPI port, SI and SO can be busconnected to use.
SCK
SS1
HOLD1
MOSI
MISO
SS2
HOLD2
SCK
CS HOLD
SISO SCK
CS HOLD
SISO
MB85RS64T MB85RS64T
SCK
CS HOLD
SISO
MB85RS64T
SPIMicrocontroller
MOSI : Master Out Slave InMISO : Master In Slave OutSS : Slave Select
System Configuration with SPI Port
System Configuration without SPI Port
Microcontroller
DS501-00051-1v0-E 5
MB85RS64T
■ STATUS REGISTER
■ OP-CODEMB85RS64T accepts 8 kinds of command specified in op-code. Op-code is a code composed of 8 bits shownin the table below. Do not input invalid codes other than those codes. If CS is risen while inputting op-code,the command are not performed.
*1:When this command is input, SO output will be unvalued.
Bit No. Bit Name Function
7 WPEN
Status Register Write ProtectThis is a bit composed of nonvolatile memories (FRAM). WPEN protects writing to a status register (see “■ WRITING PROTECT”) relating with WP input. Writing with the WRSR command and reading with the RDSR com-mand are possible.
6 to 4
Not Used BitsThese are bits composed of nonvolatile memories, writing with the WRSR command is possible, and “000” is written before shipment. These bits are not used but they are read with the RDSR command.
3 BP1 Block ProtectThis is a bit composed of nonvolatile memory. This defines size of write protect block for the WRITE command (see “■ BLOCK PROTECT”). Writing with the WRSR command and reading with the RDSR command are possible.
2 BP0
1 WEL
Write Enable LatchThis indicates FRAM Array and status register are writable. The WREN command is for setting, and the WRDI command is for resetting. With the RDSR command, reading is possible but writing is not possible with the WRSR command. WEL is reset after the following operations.
After power ON.After WRDI command recognition.
0 0 This is a bit fixed to “0”.
Name Description Op-code
WREN Set Write Enable Latch 0000 0110B
WRDI Reset Write Enable Latch 0000 0100B
RDSR Read Status Register 0000 0101B
WRSR Write Status Register 0000 0001B
READ Read Memory Code 0000 0011B
WRITE Write Memory Code 0000 0010B
RDID Read Device ID 1001 1111B
SLEEP Sleep Mode 1011 1001B
RFU Reserved for future use*1 0000 1011B
6 DS501-00051-1v0-E
MB85RS64T
■ COMMAND WREN
The WREN command sets WEL (Write Enable Latch) . WEL shall be set with the WREN command beforewriting operation (WRSR command and WRITE command) .
WRDI
The WRDI command resets WEL (Write Enable Latch) . Writing operation (WRITE command and WRSRcommand) are not performed when WEL is reset.
SO
SCK
SI
CS
0 0 0 0 0 1 1 0
High-Z
76543210
InvalidInvalid
SO
SCK
SI
CS
0 0 0 0 0 1 0 0
High-Z
76543210
InvalidInvalid
DS501-00051-1v0-E 7
MB85RS64T
RDSR
The RDSR command reads status register data. After op-code of RDSR is input to SI, 8-cycle clock is inputto SCK. The SI value is invalid during this time. SO is output synchronously to a falling edge of SCK. In theRDSR command, repeated reading of status register is enabled by sending SCK continuously before risingof CS.
WRSR
The WRSR command writes data to the nonvolatile memory bit of status register. After performing WRSRop-code to a SI pin, 8 bits writing data is input. WEL (Write Enable Latch) is not able to be written with WRSRcommand. A SI value correspondent to bit 1 is ignored. Bit 0 of the status register is fixed to “0” and cannotbe written. The SI value corresponding to bit 0 is ignored. The WP signal level shall be fixed before performingthe WRSR command, and do not change the WP signal level until the end of command sequence.
SO
SCK
SI
CS
0 0 0 0 0 1 0 1
High-Z
76543210
Invalid
MSB
76543210
Data Out
LSB
Invalid
SO
SCK
SI
CS
0 0 0 0 0 0 0 1
76543210
Data In
MSB
76543210
High-ZLSB
7 6 5 4 3 2 1 0
Instruction
8 DS501-00051-1v0-E
MB85RS64T
READ
The READ command reads FRAM memory cell array data. Arbitrary 16 bits address and op-code of READare input to SI. The 3-bit upper address bit is invalid. Then, 8-cycle clock is input to SCK. SO is outputsynchronously to the falling edge of SCK. While reading, the SI value is invalid. When CS is risen, the READcommand is completed, but keeps on reading with automatic address increment which is enabled by con-tinuously sending clocks to SCK in unit of 8 cycles before CS rising. When it reaches the most significantaddress, it rolls over to the starting address, and reading cycle keeps on infinitely.
WRITE
The WRITE command writes data to FRAM memory cell array. WRITE op-code, arbitrary 16 bits of addressand 8 bits of writing data are input to SI. The 3-bit upper address bit is invalid. When 8 bits of writing data isinput, data is written to FRAM memory cell array. Risen CS will terminate the WRITE command. However,if you continue sending the writing data for 8 bits each before CS rising, it is possible to continue writing withautomatic address increment. When it reaches the most significant address, it rolls over to the startingaddress, and writing cycle keeps on continued infinitely.
SO
SCK
SI
CS
0 0 00 X1 12 10
MSB
76543210
Data OutMSBHigh-Z
LSB
4 2 01
Invalid
1312111098 2524232221201918 313029282726
OP-CODE0 0 1 11XX 35
16-bit Address
InvalidLSB
2 0136 457
SO
SCK
SI
CS
0 0 00 X1 12 10
MSB
76543210
Data In
MSBHigh-Z
LSB
4 2 01
1312111098 2524232221201918 313029282726
OP-CODE0 0 0 11XX 35
16-bit Address
LSB
2 0136 457
DS501-00051-1v0-E 9
MB85RS64T
DS501-00051-1v0-E 10
RDID
The RDID command reads fixed Device ID. After performing RDID op-code to SI, 32-cycle clock is inputto SCK. The SI value is invalid for this time. SO is output synchronously to a falling edge of SCK. The outputis in order of Manufacturer ID (8bit)/Continuation code (8bit)/Product ID (1st Byte)/Product ID (2nd Byte). In the RDID command, SO holds the output state of the last bit in 32-bit Device ID until CS is risen.
SLEEP
The SLEEP command shifts the LSI to a low power mode called “SLEEP mode”. The transition to the SLEEPmode is carried out at the rising edge of CS after operation code in the SLEEP command. However, whenat least one SCK clock is inputted before the rising edge of CS after operation code in the SLEEP command,this SLEEP command is canceled.
After the SLEEP mode transition, SCK and SI inputs are ignored and SO changes to a Hi-Z state.
SO
SCK
SI
CS
MSB
76543210
Data OutData OutHigh-Z
LSB
111098 333231 393837363534
Invalid
30 282931
1 0 0 1 1 1 1 1
2 0136 4578
bit7 6 5 4 3 2 1 0 Hex
Manufacturer ID 0 0 0 0 0 1 0 0 04H Fujitsu
Continuation code 0 1 1 1 1 1 1 1 7FH
Proprietary use Density HexProduct ID (1st Byte) 0 0 1 0 0 0 1 1 23H Density:00011B 64Kbit
Proprietary use HexProduct ID (2nd Byte) 0 0 0 0 0 0 1 1 03H
Enter Sleep ModeCS
SCK
SI Invalid Invalid
Hi-Z
Sleep Mode Entry
6 70 1 2 3 4 5
SO
11 0 1 1 1 0 0
MB85RS64T
DS501-00051-1v0-E 11
Returning to an normal operation from the SLEEP mode is carried out after tREC (Max 400 s) time from the
falling edge of CS (see the figure below). It is possible to return CS to H level before tREC time. However, it is
prohibited to bring down CS to L level again during tREC period.
CS
CS
tREC
Exit Sleep Mode
Sleep Mode Exit
From this timeCommand input enable
MB85RS64T
■ BLOCK PROTECTWriting protect block for WRITE command is configured by the value of BP0 and BP1 in the status register.
■ WRITING PROTECTWriting operation of the WRITE command and the WRSR command are protected with the value of WEL, WPEN, WP as shown in the table.
■ HOLD OPERATIONHold status is retained without aborting a command if HOLD is the “L” level while CS is the “L” level. Thetiming for starting and ending hold status depends on the SCK to be the “H” level or the “L” level when aHOLD pin input is transited to the hold condition as shown in the diagram below. In case the HOLD pintransited to “L” level when SCK is “L” level, return the HOLD pin to “H” level at SCK being “L” level. In thesame manner, in case the HOLD pin transited to “L” level when SCK is “H” level, return the HOLD pin to “H”level at SCK being “H” level. Arbitrary command operation is interrupted in hold status, SCK and SI inputsbecome don’t care. And, SO becomes High-Z while reading command (RDSR, READ). If CS is rising duringhold status, a command is aborted. In case the command is aborted before its recognition, WEL holds thevalue before transition to hold status.
BP1 BP0 Protected Block
0 0 None
0 1 1800H to 1FFFH (upper 1/4)
1 0 1000H to 1FFFH (upper 1/2)
1 1 0000H to 1FFFH (all)
WEL WPEN WP Protected Blocks Unprotected Blocks Status Register
0 X X Protected Protected Protected
1 0 X Protected Unprotected Unprotected
1 1 0 Protected Unprotected Protected
1 1 1 Protected Unprotected Unprotected
SCK
CS
Hold Condition
HOLD
Hold Condition
12 DS501-00051-1v0-E
MB85RS64T
■ ABSOLUTE MAXIMUM RATINGS
*:These parameters are based on the condition that VSS is 0 V.
WARNING: Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings.
■ RECOMMENDED OPERATING CONDITIONS
*1: These parameters are based on the condition that VSS is 0 V.
*2: Ambient temperature when only this device is working. Please consider it to be the almost same as the package surface temperature.
WARNING: The recommended operating conditions are required in order to ensure the normal operation ofthe semiconductor device. All of the device's electrical characteristics are warranted when thedevice is operated under these conditions.
Any use of semiconductor devices will be under their recommended operating condition. Operation under any conditions other than these conditions may adversely affect reliability ofdevice and could result in device failure. No warranty is made with respect to any use, operating conditions or combinations not representedon this data sheet. If you are considering application under any conditions other than listed herein,please contact sales representatives beforehand.
Parameter SymbolRating
UnitMin Max
Power supply voltage* VDD 0.5 4.0 V
Input voltage* VIN 0.5 VDD 0.5 V
Output voltage* VOUT 0.5 VDD 0.5 V
Operation ambient temperature TA 40 85 C
Storage temperature Tstg 55 125 C
Parameter SymbolValue
UnitMin Typ Max
Power supply voltage*1 VDD 1.8 3.3 3.6 V
Operation ambient temperature*2 TA 40 85 C
DS501-00051-1v0-E 13
MB85RS64T
■ ELECTRICAL CHARACTERISTICS1. DC Characteristics
(within recommended operating conditions)
Parameter Symbol ConditionValue Unit
Min Typ Max
Input leakage current*1 |ILI| WP, HOLD, SCK, CS,SI 0 V to VDD
1 A
Output leakage current*2 |ILO| SO 0 V to VDD 1 A
Operating power supply current IDD
SCK 0.1MHz 15 A
SCK 1 MHz 60 100 A
SCK 10 MHz 500 800 A
Standby current ISB SCK SI CS VDD 9 12 A
Sleep current IZZCS VDD
all inputs VSS or VDD 4 6 A
Input high voltage VIH VDD 1.8 V to 3.6 V VDD 0.7 VDD 0.5 V
Input low voltage VIL VDD 1.8 V to 3.6 V 0.5 VDD 0.3 V
Output high voltage VOH IOH 2 mA VDD 0.5 VDD V
Output low voltage VOL IOL 2 mA VSS 0.4 V*1: Applicable to; CS, WP, HOLD, SCK, SI *2: Applicable to; SO
14 DS501-00051-1v0-E
MB85RS64T
*1
2. AC Characteristics
AC Test Condition
Power supply voltage : 1.8 V to 3.6 VOperation ambient temperature : 40 C to 85 CInput voltage magnitude : 0 VIL 0.2 VDD ,0.8 VDD VIH VDD,
Input rising time : 5 nsInput falling time : 5 nsInput judge level : VDD/2Output judge level : VDD/2
Parameter SymbolValue
UnitMin Max
SCK clock frequency fCK 0 10 MHz
Clock high time tCH 20 ns
Clock low time tCL 20 ns
Chip select set up time tCSU 10 ns
Chip select hold time tCSH 10 ns
Output disable time tOD 12 ns
Output data valid time tODV 18 ns
Output hold time tOH 0 ns
Deselect time tD 40 ns
Data rising time tR 50 ns
Data falling time tF 50 ns
Data set up time tSU 5 ns
Data hold time tH 5 ns
HOLD set up time tHS 10 ns
HOLD hold time tHH 10 ns
HOLD output floating time tHZ 20 ns
HOLD output active time tLZ 20 ns
SLEEP resume time tREC 400 s
DS501-00051-1v0-E 15
MB85RS64T
AC Load Equivalent Circuit
3. Pin Capacitance
Parameter Symbol ConditionsValue
UnitMin Max
Output capacitance CO VDD VIN VOUT 0 Vf 1 MHz, TA 25 C
8 pF
Input capacitance CI 6 pF
30 pF
Output
3.3 V
1.2 k
0.95 k
16 DS501-00051-1v0-E
MB85RS64T
■ TIMING DIAGRAM Serial Data Timing
Hold Timing
SCK
CS
Valid inSI
SOHigh-Z
: H or L
tCSU
tCH tCHtCL
tSU tH
tODVtOH tOD
tCSH
tD
High-Z
SCK
CS
SO
tHS tHS
tHHtHH tHH tHH
tHZ tLZ tHZ tLZ
tHS tHS
HOLD
High-ZHigh-Z
DS501-00051-1v0-E 17
MB85RS64T
■ POWER ON/OFF SEQUENCE
If the device does not operate within the specified conditions of read cycle, write cycle or power on/offsequence, memory data can not be guaranteed.
■ FRAM CHARACTERISTICS
*1 : Total number of reading and writing defines the minimum value of endurance, as an FRAM memory operates with destructive readout mechanism.
*2 : Minimum values define retention time of the first reading/writing data right after shipment.
■ NOTE ON USEWe recommend programming of the device after reflow. Data written before reflow cannot be guaranteed.
Parameter SymbolValue
UnitMin Max
CS level hold time at power OFF tpd 400 ns
CS level hold time at power ON tpu 250 s
Power supply rising time tr 0.05 ms/V
Power supply falling time tf 0.1 ms/V
Item Min Max Unit Parameter
Read/Write Endurance*1 1013 Times/byte Operation Ambient Temperature TA 85 C
Data Retention*2 10 Years Operation Ambient Temperature TA 85 C
CS >VDD × 0.7 *
tpd tputrtf
VIL (Max)
1.0 V
VIH (Min)
VDD(Min)
VDD
CS : don't care CS >VDD × 0.7 *CS CS
VIL (Max)
1.0 V
VIH (Min)
VDD(Min)
VDD
VSS VSS
* : CS (Max) < VDD 0.5 V
18 DS501-00051-1v0-E
MB85RS64T
■ ESD AND LATCH-UP
• Current method of Latch-Up Resistance Test
Note : The voltage VIN is increased gradually and the current IIN of 300 mA at maximum shall flow. Confirm the latch up does not occur under IIN 300 mA.In case the specific requirement is specified for I/O and IIN cannot be 300 mA, the voltage shall be increased to the level that meets the specific requirement.
Test DUT Value
ESD HBM (Human Body Model) JESD22-A114 compliant
MB85RS64TPNF-G-JNE2MB85RS64TPNF-G-JNERE2MB85RS64TPN-G-AMEWE1
|2000 V|
ESD MM (Machine Model) JESD22-A115 compliant
|200 V|
ESD CDM (Charged Device Model) JESD22-C101 compliant
|1000 V|
Latch-Up (I-test) JESD78 compliant
Latch-Up (Vsupply overvoltage test) JESD78 compliant
Latch-Up (Current Method) Proprietary method
Latch-Up (C-V Method) Proprietary method
|200 V|
A
VDD
VSS
DUT
V
IIN
VIN
+
-
Test terminal
Protection Resistor
VDD(Max.Rating)
Reference terminal
DS501-00051-1v0-E 19
MB85RS64T
• C-V method of Latch-Up Resistance Test
Note : Charge voltage alternately switching 1 and 2 approximately 2 sec interval. This switching process is considered as one cycle. Repeat this process 5 times. However, if the latch-up condition occurs before completing 5 times, this test must be stopped immediately.
■ REFLOW CONDITIONS AND FLOOR LIFE [ JEDEC MSL ] : Moisture Sensitivity Level 3 (ISP/JEDEC J-STD-020D)
■ CURRENT STATUS ON CONTAINED RESTRICTED SUBSTANCES This product complies with the regulations of REACH Regulations, EU RoHS Directive and China RoHS.
VDD
VSS
DUT
VIN
+
-
SW
1 2
C200pF
V
A
Test terminal
Protection Resistor
VDD(Max.Rating)
Reference terminal
20 DS501-00051-1v0-E
MB85RS64T
■ ORDERING INFORMATION
*: Please contact our sales office about minimum shipping quantity.
Part number Package Shipping form Minimum shipping quantity
MB85RS64TPNF-G-JNE28-pin plastic SOP
(FPT-8P-M02)Tube *
MB85RS64TPNF-G-JNERE28-pin plastic SOP
(FPT-8P-M02)Embossed Carrier tape 1500
MB85RS64TPN-G-AMEWE18-pin plastic SON
(LCC-8P-M04)Embossed Carrier tape 1500
DS501-00051-1v0-E 21
MB85RS64T
■ PACKAGE DIMENSION
8-pin plastic SOP Lead pitch 1.27 mm
Package width × package length
3.9 mm × 5.05 mm
Lead shape Gullwing
Sealing method Plastic mold
Mounting height 1.75 mm MAX
Weight 0.06 g
8-pin plastic SOP(FPT-8P-M02)
(FPT-8P-M02)
C
1.27(.050)
3.90±0.30 6.00±0.20
.199 –.008+.010
–0.20+0.25
5.05
0.13(.005) M
(.154±.012) (.236±.008)
0.10(.004)
1 4
58
0.44±0.08(.017±.003)
–0.07+0.03
0.22
.009+.001–.003
45°
0.40(.016)
"A" 0~8°
0.25(.010)
(Mounting height)
Details of "A" part
1.55±0.20(.061±.008)
0.50±0.20(.020±.008)0.60±0.15
(.024±.006)
0.15±0.10(.006±.004)(Stand off)
0.10(.004)
*1
*2
2002-2012 FUJITSU SEMICONDUCTOR LIMITED F08004S-c-5-10Dimensions in mm (inches).Note: The values in parentheses are reference values.
Note 1) 1 : These dimensions include resin protrusion.Note 2) 2 : These dimensions do not include resin protrusion.Note 3) Pins width and pins thickness include plating thickness.Note 4) Pins width do not include tie bar cutting remainder.
**
22 DS501-00051-1v0-E
MB85RS64T
DS501-00051-1v0-E 23
(continued)
8-pin plastic SON Lead pitch 0.5 mm
Package width ×package length
2.0 mm × 3.0 mm
Sealing method Plastic mold
Mounting height 0.75 mm MAX
Weight 0.015g
8-pin plastic SON(LCC-8P-M04)
(LCC-8P-M04)
C 2011 FUJITSU SEMICONDUCTOR LIMITED HMbC8-04Sc-1-1
(.079±.003)2.00±0.07
INDEX AREA
3.00±0.07(.118±.003) (.055±.004)
1.40±0.10
(.010±.002)0.25±0.05
1.6±0.10(.063±.004)
0.05(.002) MAX 0.15(.006)
(.016±.003)0.40±0.07
0.50(.020)
TYP
1PIN CORNER(C0.30(C.012))
(.028±.002)0.70±0.05
Dimensions in mm (inches).Note: The values in parentheses are reference values.
MB85RS64T
■ MARKING
R S 6 4 TE 2 Y
3 XYWW
X
[MB85RS64TPNF-G-JNE1][MB85RS64TPNF-G-JNERE1]
[FPT-8P-M02]
Y YS 6 4 T0 X X
WW
[MB85RS64TPN-G-AMEWE1]
[LCC-8P-M04]
24 DS501-00051-1v0-E
MB85RS64T
■ PACKING INFORMATION1. Tube
1.1 Tube Dimensions• Tube/stopper shape
Tube cross-sections and Maximum quantity
Package form Package codeMaximum quantity
pcs/tube
pcs/inner box
pcs/outer box
SOP, 8, plastic (2)
t 0.5 Transparent polyethylene terephthalate
FPT-8P-M02 95 7600 30400
(Dimensions in mm)
(treated to antistatic)
Tube length: 520 mm
(treated to antistatic) Stopper
Tube
Transparent polyethylene terephthalate
4.4
6.47.4
1.8
C 2006 FUJITSU LIMITED F08008-SET1-PET:FJ99L-0022-E0008-1-K-1
2.6
©2006-2010 FUJITSU SEMICONDUCTOR LIMITED F08008-SET1-PET:FJ99L-0022-E0008-1-K-3
DS501-00051-1v0-E 25
MB85RS64T
1.2 Tube Dry pack packing specifications
*1: For a product of witch part number is suffixed with “E1”, a “ ” marks is display to the moisture barrier bag and the inner boxes.
*2: The space in the outer box will be filled with empty inner boxes, or cushions, etc.
*3: Please refer to an attached sheet about the indication label.
Note: The packing specifications may not be applied when the product is delivered via a distributor.
Tube
Dry pack
Inner box
Outer box
For SOP
Stopper
Aluminum Iaminated bag
Index mark
Desiccant
Label I *1*3
Heat seal
Aluminum Iaminated bag(tubes inside)
Cushioning material
Inner box
Label I *1*3
Cushioning material
Humidity indicator
Outer box*2
Label II-A *3
Label II-B *3
IC
Use adhesive tapes.
G Pb
26 DS501-00051-1v0-E
MB85RS64T
1.3 Product label indicatorsLabel I: Label on Inner box/Moisture Barrier Bag/ (It sticks it on the reel for the emboss taping)
[C-3 Label (50mm 100mm) Supplemental Label (20mm 100mm)]
Label II-A: Label on Outer box [D Label] (100mm 100mm)
Label II-B: Outer boxes product indicate
Note: Depending on shipment state, “Label II-A” and “Label II-B” on the external boxes might not be printed.
(Customer part number or FJ part number)
(Customer part number or FJ part number)
(FJ control number bar code)XX/XX XXXX-XXX XXX
XXXX-XXX XXX(Lot Number and quantity)
(Package count)
(Customer part number or FJ part numberbar code)
(Part number and quantity)
(FJ control number)
QC PASS
XXXXXXXXXXXXXX
XXXX/XX/XX (Packed years/month/day) ASSEMBLED IN xxxx
(3N)1 XXXXXXXXXXXXXX XXX
(Quantity)
(3N)2 XXXXXXXXXX
XXX pcs
XXXXXX
XXXXXXXXXXXXXX
(Customer part number or FJ part number)XXXXXXXXXXXXXX
(Comment)XXXXXXXXXXXXXX(FJ control number )XXXXXXXXXX
(LEAD FREE mark)C-3 Label
Supplemental Label
Perforated line
XXXXXXXXXXXXX (Customer Name)(CUST.)
XXX (FJ control number)XXX (FJ control number)XXX (FJ control number)XXXXXXXXXXXXXX(Part number)
(FJ control number + Product quantity)(FJ control number + Product quantity
bar code)
(Part number + Product quantity bar code)
XXXXXXXXX (Delivery Address)(DELIVERY POINT)
XXXXXXXXXXXXXX(TRANS.NO.) (FJ control number)
XXXXXXXXXXXXXX(PART NO.) (Customer part number or
FJ part number)
XXX/XXX(Q’TY/TOTAL Q’TY)
XX(UNIT)
(CUSTOMER'S REMARKS)XXXXXXXXXXXXXXXXXXXX
(PACKAGE COUNT) XXX/XXX
(PART NAME) XXXXXXXXXXXXXX (Part number)
(3N)3 XXXXXXXXXXXXXX XXX
(Part number + Product quantity)(3N)4 XXXXXXXXXXXXXX XXX
(FJ control number)
(FJ control number bar code)
(3N)5 XXXXXXXXXX
D Label
XXXXXXXXXXXXXX (Part number)
(Lot Number)
XXXX-XXX
XXXX-XXX
(Count) (Quantity) X XXX X XXX
XXX
DS501-00051-1v0-E 27
MB85RS64T
1.4 Dimensions for Containers
(1) Dimensions for inner box
(2) Dimensions for outer box
L W H
540 125 75
(Dimensions in mm)
L W H
565 270 180
(Dimensions in mm)
L W
H
L
W
H
28 DS501-00051-1v0-E
MB85RS64T
2. Emboss Tape
2.1 Tape Dimensions
PKG code Reel NoMaximum storage capacity
pcs/reel pcs/inner box pcs/outer box
FPT-8P-M02 3 1500 1500 10500
(Dimensions in mm)
Material : Conductive polystyreneHeat proof temperature : No heat resistance.
Package should not be baked by using tape and reel.
C 2012 FUJITSU SEMICONDUCTOR LIMITED SOL8-EMBOSSTAPE9 : NFME-EMB-X0084-1-P-1
8±0.1
6.4±0.1
3.9±0.2
4±0.1
5.5±
0.05
5.5±
0.1
2.1±
0.1
0.4
1.75
±0.
1
0.3±0.05
2±0.05
+0.1–0ø1.5
+0.1–0ø1.5
+0.
3–0
.112
B
BA A
SEC.A-A
SEC.B-B
DS501-00051-1v0-E 29
MB85RS64T
2.2 IC orientation
2.3 Reel dimensions
Dimensions in mm
Reel No 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
Tape widthSymbol
8 12 16 24 32 44 56 12 16 24
A 254 ± 2 254 ± 2 330 ± 2 254 ± 2 330 ± 2 254 ± 2 330 ± 2 330 ± 2
B 100 100 150 100 150 100 100 ± 2
C 13 ± 0.2 13
D 21 ± 0.8 20.5E 2 ± 0.5
W1 8.4 12.4 16.4 24.4 32.4 44.4 56.4 12.4 16.4 24.4
W2 less than 14.4 less than 18.4 less than 22.4 less than 30.4 less than 38.4 less than 50.4 less than
62.4less than
18.4less than
22.4less than
30.4
W3 7.9 ~ 10.9 11.9 ~ 15.4 15.9 ~ 19.4 23.9 ~ 27.4 31.9 ~ 35.4 43.9 ~ 47.455.9 ~ 59.4
12.4 ~ 14.4
16.4 ~ 18.4
24.4 ~ 26.4
r 1.0
(User Direction of Feed)
(User Direction of Feed)
• ER type Index mark
(Reel side)
∗
∗: Hub unit width dimensions
Reel cutout dimensions
W1
W2 r
E
W3
B A C D
+2-0
+2-0
+2-0
+2-0
+2-0
+2-0
+0.5-0.2
+1-0.2
+2-0
+2-0
+2-0
+2-0
+2-0
+2-0
+2-0
+1-0
+1-0
+0.1-0
30 DS501-00051-1v0-E
MB85RS64T
2.4 Taping (330mm Reel) Dry Pack Packing Specifications
*1: For a product of witch part number is suffixed with “E1”, a “ ” marks is display to the moisture barrier bag and the inner boxes.
*2: The size of the outer box may be changed depending on the quantity of inner boxes.
*3: The space in the outer box will be filled with empty inner boxes, or cushions, etc.
*4: Please refer to an attached sheet about the indication label.
Note: The packing specifications may not be applied when the product is delivered via a distributor.
Embossed tapes
Dry pack
Inner box
Outer box
Outside diameter: 330mm reel
Heat seal
Label I *1, *4
Label II-B *4Label II-A *4
Label I *1, *4
Label I *1, *4
Taping
Use adhesive tapes.
Outer box *2, *3
φ
Inner box
Label I *1, *4
Desiccant
Humidity indicator
Aluminum laminated bag
G Pb
DS501-00051-1v0-E 31
MB85RS64T
2.5 Product label indicatorsLabel I: Label on Inner box/Moisture Barrier Bag/ (It sticks it on the reel for the emboss taping)
[C-3 Label (50mm 100mm) Supplemental Label (20mm 100mm)]
Label II-A: Label on Outer box [D Label] (100mm 100mm)
Label II-B: Outer boxes product indicate
Note: Depending on shipment state, “Label II-A” and “Label II-B” on the external boxes might not be printed.
(Customer part number or FJ part number)
(Customer part number or FJ part number)
(FJ control number bar code)XX/XX XXXX-XXX XXX
XXXX-XXX XXX(Lot Number and quantity)
(Package count)
(Customer part number or FJ part numberbar code)
(Part number and quantity)
(FJ control number)
QC PASS
XXXXXXXXXXXXXX
XXXX/XX/XX (Packed years/month/day) ASSEMBLED IN xxxx
(3N)1 XXXXXXXXXXXXXX XXX
(Quantity)
(3N)2 XXXXXXXXXX
XXX pcs
XXXXXX
XXXXXXXXXXXXXX
(Customer part number or FJ part number)XXXXXXXXXXXXXX
(Comment)XXXXXXXXXXXXXX(FJ control number )XXXXXXXXXX
(LEAD FREE mark)C-3 Label
Supplemental Label
Perforated line
XXXXXXXXXXXXX (Customer Name)(CUST.)
XXX (FJ control number)XXX (FJ control number)XXX (FJ control number)XXXXXXXXXXXXXX(Part number)
(FJ control number + Product quantity)(FJ control number + Product quantity
bar code)
(Part number + Product quantity bar code)
XXXXXXXXX (Delivery Address)(DELIVERY POINT)
XXXXXXXXXXXXXX(TRANS.NO.) (FJ control number)
XXXXXXXXXXXXXX(PART NO.) (Customer part number or
FJ part number)
XXX/XXX(Q’TY/TOTAL Q’TY)
XX(UNIT)
(CUSTOMER'S REMARKS)XXXXXXXXXXXXXXXXXXXX
(PACKAGE COUNT) XXX/XXX
(PART NAME) XXXXXXXXXXXXXX (Part number)
(3N)3 XXXXXXXXXXXXXX XXX
(Part number + Product quantity)(3N)4 XXXXXXXXXXXXXX XXX
(FJ control number)
(FJ control number bar code)
(3N)5 XXXXXXXXXX
D Label
XXXXXXXXXXXXXX (Part number)
(Lot Number)
XXXX-XXX
XXXX-XXX
(Count) (Quantity) X XXX X XXX
XXX
32 DS501-00051-1v0-E
MB85RS64T
2.6 Dimensions for Containers
(1) Dimensions for inner box
(2) Dimensions for outer box
Tape width L W H
12, 16
365 345
40
24, 32 50
44 65
56 75
(Dimensions in mm)
L W H
415 400 315
(Dimensions in mm)
L
W
H
L
W
H
DS501-00051-1v0-E 33
MB85RS64T
FUJITSU SEMICONDUCTOR LIMITEDShin-Yokohama Chuo Building, 2-100-45 Shin-Yokohama,Kohoku-ku, Yokohama, Kanagawa 222-0033, Japanhttp://jp.fujitsu.com/fsl/en/
All Rights Reserved.FUJITSU SEMICONDUCTOR LIMITED, its subsidiaries and affiliates (collectively, "FUJITSU SEMICONDUCTOR") reserves the right to make changes to the information contained in this document without notice. Please contact your FUJITSU SEMICONDUCTOR sales representatives before order of FUJITSU SEMICONDUCTOR device. Information contained in this document, such as descriptions of function and application circuit examples is presented solely for reference to examples of operations and uses of FUJITSU SEMICONDUCTOR device. FUJITSU SEMICONDUCTOR disclaimsany and all warranties of any kind, whether express or implied, related to such information, including, without limitation, quality, accuracy, performance, proper operation of the device or non-infringement. If you develop equipment or product incorporating theFUJITSU SEMICONDUCTOR device based on such information, you must assume any responsibility or liability arising out of orin connection with such information or any use thereof. FUJITSU SEMICONDUCTOR assumes no responsibility or liability for anydamages whatsoever arising out of or in connection with such information or any use thereof. Nothing contained in this document shall be construed as granting or conferring any right under any patents, copyrights, or any otherintellectual property rights of FUJITSU SEMICONDUCTOR or any third party by license or otherwise, express or implied. FUJITSU SEMICONDUCTOR assumes no responsibility or liability for any infringement of any intellectual property rights or otherrights of third parties resulting from or in connection with the information contained herein or use thereof. The products described in this document are designed, developed and manufactured as contemplated for general use including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed andmanufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high levels of safety is secured,could lead directly to death, personal injury, severe physical damage or other loss (including, without limitation, use in nuclear facility, aircraft flight control system, air traffic control system, mass transport control system, medical life support system and military application), or (2) for use requiring extremely high level of reliability (including, without limitation, submersible repeaterand artificial satellite). FUJITSU SEMICONDUCTOR shall not be liable for you and/or any third party for any claims or damagesarising out of or in connection with above-mentioned uses of the products. Any semiconductor devices fail or malfunction with some probability. You are responsible for providing adequate designs and safeguards against injury, damage or loss from such failures or malfunctions, by incorporating safety design measures into your facility, equipments and products such as redundancy, fire protection, and prevention of overcurrent levels and other abnormal operating conditions. The products and technical information described in this document are subject to the Foreign Exchange and Foreign Trade ControlLaw of Japan, and may be subject to export or import laws or regulations in U.S. or other countries. You are responsible for ensuringcompliance with such laws and regulations relating to export or re-export of the products and technical information described herein. All company names, brand names and trademarks herein are property of their respective owners.
Edited: System Memory Company