last modified=tue sep 6 17:35:11 20112. all capacitance values are in microfarads. proprietary...
Post on 04-Aug-2020
1 Views
Preview:
TRANSCRIPT
2. ALL CAPACITANCE VALUES ARE IN MICROFARADS.
PROPRIETARY PROPERTY OF APPLE INC.
3. ALL CRYSTALS & OSCILLATOR VALUES ARE IN HERTZ.
DESCRIPTION OF REVISIONCKAPPD
2 1
1245678
B
D
6 5 4 3
C
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
THE INFORMATION CONTAINED HEREIN IS THE
C
A
D
DATE
R
SHEET
Apple Inc.
THE POSESSOR AGREES TO THE FOLLOWING:
DRAWING TITLE
DSIZE
REVISION
DRAWING NUMBER
BRANCH
REV ECN
7
B
3
II NOT TO REPRODUCE OR COPY IT I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
IV ALL RIGHTS RESERVEDIII NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
1. ALL RESISTANCE VALUES ARE IN OHMS, 0.1 WATT +/- 5%.
8
TABLE_TABLEOFCONTENTS_HEAD
TABLE_TABLEOFCONTENTS_ITEMTABLE_TABLEOFCONTENTS_ITEM
DRAWING
TABLE_TABLEOFCONTENTS_HEAD
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
J2 MLB - DVT OK2FAB
Schematic / PCB #’s
1 OF 48
2011-09-06ENGINEERING RELEASED
1 OF 157
10.0.0
051-8773
10 0001231154
LAST_MODIFIED=Tue Sep 6 17:35:11 2011
X26_WIFI_MIKE_BT 09/01/20116131 WLAN BB & POWER
JOE 01/19/20116030 CONNECTOR: X26
JOE 01/19/20115929 IO FLEX: B2B CONNECTOR
JOE 01/19/20115828 DISPLAY PORT MISC
JOE 01/19/20115727 IO FLEX: DOCK COMPONENTS
MARK 01/11/20115626 SENSOR PANEL FILTERS 2
MARK 01/11/20115525 SENSOR PANEL FILTERS 1
MARK 01/11/20115424 CONNECTOR: SENSOR
KAVITHA 02/03/20114323 AUDIO: HP/MIC FILTERS
KAVITHA 02/03/20114222 AUDIO: DETECT/MIC BIAS
KAVITHA 02/03/20113821 AUDIO: HEADPHONE OUT
KAVITHA 02/03/20113720 AUDIO: SPEAKER AMP
KAVITHA 02/03/20113619 AUDIO: L63B CODEC
RAMSIN 12/17/20103118 GRAPE: Z1, Z2
RAMSIN 12/17/20103017 GRAPE: GROUNDHOG,CONN,BOOST
JOE 01/19/20112216 VIDEO: EDP CONNECTOR
ALEX 09/30/20102115 MLB ALIASES/CONNECTIONS
MIKE 06/21/20101714 DDR 2 AND 3
MIKE 06/21/20101613 DDR 0 AND 1
MIKE N/A1412 NAND
CHOPIN 12/10/20101311 AP: VIDEO BUFFER,BB USB MUXES
ALEX N/A1210 AP: MISC & ALIASES
MIKE N/A119 AP: POWER
MIKE N/A108 AP: DDR
JOE 01/13/201197 AP: TV,DP,MIPI
MIKE N/A86 AP: NAND
JOE N/A75 AP: I/Os
MIKE N/A64 AP: MAIN
MIKE N/A43 BOM TABLES
J2DEV N/A22 BLOCK DIAGRAM: SYSTEM
15748 01/21/2011FUNC TEST POINTS MIKE
15647 01/21/2011FUNC TEST POINTS MIKE
15546 01/21/2011CONSTRAINTS: DEBUG MIKE
15445 01/21/2011CONSTRAINTS: POWER / GND MIKE
15344 01/21/2011CONSTRAINTS: DDR/FMI MIKE
15243 01/21/2011CONSTRAINTS: DISPLAY/AUDIO MIKE
15142 01/21/2011CONSTRAINTS: LOW SPEED BUS MIKE
15041 01/21/2011CONSTRAINTS: MLB RULES MIKE
9340 10/04/2010FCT/ICT TEST/BRACKETS ALEX
9039 10/04/2010DEBUG AND MISC ALEX
8338 01/13/2011POWER: AMELIA VSS MADHAVI
8237 01/14/2011POWER: AMELIA PMU MLB
8136 01/13/2011POWER: AMELIA PMU MADHAVI
8035 01/13/2011POWER ALIASES MADHAVI
7534 01/13/2011POWER: BATTERY CONNECTOR MADHAVI
6333 09/01/2011WLAN 5GHZ AND TEST POINTS X26_WIFI_MIKE_BT
SYNC MASTER DATECONTENTSCSAPDF
DRAWINGMLB
MIKE NA11 Table of Contents 6232 09/01/2011WLAN 2.4GHZ AND ANT X26_WIFI_MIKE_BT
PDF CONTENTSCSA DATESYNC MASTER
SYNC_MASTER=MIKE
SCH,J2,MLB
SYNC_DATE=NA
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
FF CAMERAVGA FLEX
REAR CAMERA
AUDIO
UART3UART6
MIPI1C
DUAL-CORE ARMCORTEX-A9 W/ SMP HSIC1_1
ISP_I2C1
LPDDR2
HSIC0_1
AMP
AMP
BT_I2SCSA 61-64
CSA 60
VA5/8 FLEX
VGA FLEX
BUTTON FLEX
HALL EFF PROX SENSOR
AE2
GPU
ARM A5 CPU
QUAD-CORE IMGSGX543-MP2400MHZ/800MB/S
4X32-BIT1 GBYTE
EDP
MIMO
WIFI/BT ANT 2
WIFI ANT 1
FMI2FMI1
HSIC1CELLULAR/GPS
X26
950 MHZ
H4G
DWI
UART5
DISPLAYPORT
CSA 31
CSA 31CSA 30
CSA 75
CSA 14CSA 14
I2S2
VIDEO DAC
FMI0
USB2.0
I2C0
I2C2
DOCK30-PIN
GYRO ACCELEROMETER ALS
ISP_I2C0SPI1
WIFI/BT
MIPI0C
USART
IPCSPI2
I2C1
UART1
AMP
ASP
LINEOUT
I2S0
Z2
AUDIO CODECL63B
TOUCH PANEL
RESOLUTION: 2048X1536
GROUNDHOG Z1
VSP
FMI3
XSP
CSA 36
I2S3
I2C 8’H94
I2C 8’H76
PPN1.0 PPN1.0NAND FLASHNAND FLASH
CSA 57
UART0
SPEAKER
PRIMARY CELLULAR ANT
DIVERSITY CELLULAR ANT
GPS ANT
PMUAMELIA
BATTERY
DISPLAY/
BACKLIGHT
SENSOR PANELSENSOR PANEL
SENSOR PANEL SENSOR PANEL
COMPASS
CSA 81,82
I2C 8’H1C
I2C 8’H78
I2C 8’H58
I2C 8’H72I2C 8’H32I2C 8’HD0
MIC
EXT MICMUXUS/CHINA
SYNC_DATE=N/ASYNC_MASTER=J2DEV
BLOCK DIAGRAM: SYSTEM051-8773
10.0.0
2 OF 157
2 OF 48
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)
TABLE_ALT_ITEM
TABLE_ALT_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)
TABLE_BOMGROUP_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
BOM OPTIONSBOM GROUPTABLE_BOMGROUP_HEAD
TABLE_5_ITEM
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)TABLE_5_ITEM
TABLE_5_ITEM
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)
TABLE_ALT_ITEM
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
TABLE_ALT_ITEM
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
TABLE_5_ITEM
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
TABLE_ALT_ITEM
TABLE_5_ITEM
TABLE_ALT_ITEM
TABLE_BOMGROUP_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)TABLE_5_ITEM
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)TABLE_5_ITEM
TABLE_5_ITEM
TABLE_5_ITEM
NAND
SDRAM
SCH AND BOARD P/N
DEVELOPMENT_JTAG_TAP
Power aliases required by this page:
INTERNAL_MIC
DEVELOPMENT_JTAG
16GB_PROD
(NONE)
32GB_PROD
JTAG_DAP
SPEAKER
(NONE)
ALTERNATECOMMON
64GB_PROD128GB_PROD
J2MLBDEV
NAND_IO_1V8NAND_IO-3V3
SNOTE
MECHANICAL PARTS
BOM options provided by this page:
BARCODE LABEL/EEEE CODES
PMU
32GB FLASH CONFIGURATIONS
16GB FLASH CONFIGURATIONS
64GB FLASH CONFIGURATIONS
128GB FLASH CONFIGURATIONS
Page Notes
Signal aliases required by this page:
ALL AVAIL BOM OPTIONS
SOC
DEV1DEV BOM,MLB,J2085-3058 ?1
PCB1PCBF,MLB,J2820-2996 ?1 CRITICAL
SCH1SCH,MLB,J2051-8773 ?1 CRITICAL
U0600IC,SOC,H4G,FCBGA1225343S0533 CRITICAL1 ?
SYNC_MASTER=MIKE SYNC_DATE=N/A
BOM TABLES
825-7691 CRITICAL1 EEEE_J2A_64GEEEE FOR 639-2827 (J2A 64G) EEEE_DRF5
1 CRITICALEEEE FOR 639-2826 (J2A 32G) EEEE_J2A_32G825-7691 EEEE_DRF6
EEEE FOR 639-2844 (J2A 16G) EEEE_DRJQ EEEE_J2A_16G825-7691 CRITICAL1
FENCE,LARGE,TOP,MLB,J2 PD_FENCE_LARGE806-1857 CRITICAL1
806-1860 PD_FENCE_BTM1FENCE,1,BTM,MLB,J21 CRITICAL
806-1865 FENCE,2,BTM,MLB,J2 CRITICALPD_FENCE_BTM21
FENCE,SMALLER,BTM,MLB,J2 CRITICALPD_FENCE_BTM31806-2352
AUDIO SPEAKER,INTERNAL_MIC
U1400,U1410128GB_PROD335S0806 335S0814 TOSHIBA 24NM PPN1.0
128GB_PRODU1400,U14102 CRITICAL335S0814 HYNIX 26NM PPN1.0 64GB
64GB_PROD U1400,U1410335S0805 335S0782 TOSHIBA 24NM PPN1.0
CRITICAL 64GB_PROD2 U1400,U1410335S0782 HYNIX 26NM PPN1.0 32GB
U1400,U141032GB_PROD335S0781335S0804 TOSHIBA 24NM PPN1.0
335S0804 335S0781 16GB_PROD U1400 TOSHIBA 24NM PPN1.0
16GB_PRODU1400HYNIX 26NM PPN1.0 16GB1335S0781 CRITICAL
HYNIX 26NM PPN1.0 16GB335S0781 CRITICAL2 U1400,U1410 32GB_PROD
U1600,U1700SDRAM,LPDDR2,512MB,SAMSUNG 46NM2333S0579 ?CRITICAL
CRITICALU8100IC,PMU,AMELIA,D1974AB1343S0561 ?
EEEE_J2_128GEEEE_DKQK1 CRITICALEEEE FOR 639-1870 (J2 128G)825-7691
825-7691 EEEE FOR 639-2352 (J1 16G)1 CRITICALEEEE_DNKT EEEE_J1_16G
825-7691 CRITICALEEEE_DM2N EEEE_J1_32G1 EEEE FOR 639-2058 (J1 32G)
825-7691 EEEE FOR 639-2059 (J1 64G)1 CRITICALEEEE_DM2P EEEE_J1_64G
825-7691 EEEE FOR 639-2353 (J2 16G)1 CRITICAL EEEE_J2_16GEEEE_DNKV
825-7691 EEEE FOR 639-1572 (J2 32G)1 CRITICAL EEEE_J2_32GEEEE_DHWV
825-7691 EEEE FOR 639-1871 (J2 64G)1 CRITICALEEEE_DKQL EEEE_J2_64G
COMMON,ALTERNATEBASIC
CRITICALFENCE,NAND,TOP,MLB,J2806-2105 1 PD_FENCE_NAND
806-2349 1 PD_FENCE_SMALL CRITICALFENCE,SMALLER,TOP,MLB,J2
LPDDR2,HYNIX 44NM333S0579 U1600,U1700333S0580
LPDDR2,ELPIDA 45NMU1600,U1700333S0579333S0581
051-8773
10.0.0
4 OF 157
3 OF 48
BI
BI
BI
BI(1 OF 12)
JTAG_TRST*
XO0
XI0
WDOG
USB11_DP1
USB11_DP0
USB11_DM1
USB11_DM0
USB_VDD330
USB_VBUS1USB_VBUS0
USB_ID1USB_ID0
USB_DVDD
USB_DP0USB_DM0
USB_BRICKID1USB_BRICKID0
USB_ANALOGTEST1USB_ANALOGTEST0
TST_STPCLKTST_CLKOUT
TESTMODE
RESET*
PLL5_AVDD11
PLL4_AVDD11
PLL3_AVDD11
PLL2_AVSS11
PLL2_AVDD11
PLL1_AVSS11
PLL1_AVDD11
PLL0_AVSS11
PLL0_AVDD11
PLL_USB_AVSS11
PLL_USB_AVDD11
MIPI1D_VDD11_PLL
JTAG_TRTCK
JTAG_TMS
JTAG_TDOJTAG_TDI
JTAG_TCK
JTAG_SEL
HSIC1_VSS122
HSIC1_VSS121
HSIC1_VDD122
HSIC1_VDD121
HSIC1_STB2
HSIC1_STB1
HSIC1_DVSS
HSIC1_DVDD
HSIC1_DATA2
HSIC1_DATA1
HSIC0_VSS122
HSIC0_VSS121
HSIC0_VDD122
HSIC0_VDD121
HSIC0_STB2
HSIC0_STB1
HSIC0_DVSS
HSIC0_DVDD
HSIC0_DATA2
HOLD_RESET
FUSE1_FSRC
FAST_SCAN_CLK
DDR3_CKEINDDR2_CKEINDDR1_CKEINDDR0_CKEIN
CFSB1
HSIC0_DATA1
USB_DM1USB_DP1
USB_DVSS
USB_VSSA0
USB_VSSAC
PLL5_AVSS11
MIPI_VSS
USB_REXT1USB_REXT0
PLL4_AVSS11
PLL3_AVSS11
CFSB0
MIPI0D_VDD11_PLL
(11 OF 12)
VSS VSS
IN
IN
IN
OUT
OUT
IN
OUT
IN
OUT
OUT
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
1 - DAISY CHAIN (FOR USE WITH 5-WIRE JTAG)
34MA
7MA10MA
7MA
14MA
2.5MA EACH
2.5MA
JTAGSEL
3.16V
1.75V
1.16V
28MA34MA
BB
WLAN
PER RADAR #6755237
0 - PARALLEL
01005X5R6.3V
0.01UF10%
01005
0.01UF10%
X5R6.3V
10%
01005X5R
0.01UF6.3V
0.01UF
01005
6.3V10%
X5R
30 42
30 42
15 40 42
15 40 42
5%
100K
1/32W 01005
5%01005
100K
1/32W
010055%
100K
1/32W
01005
100K1/32WMF
1%
1%10K
MF01005
1/32W
1000PF
201
16VX7R
10%
01005MF
1/32W
0.00
0%
MLB
01005
0.01UF10%
X5R6.3V
H4GFCBGA
OMIT
H4GFCBGAOMIT
10
10
10
10
10 42
10 42 45
10
1%44.2
201MF1/20W
201MF1/20W1%44.2
01005
0%
0.00
MF1/32W
0%
0.00
MF01005
1/32W
0.00
1/32WMF
0%
01005
0.00
0%1/32WMF
01005
0.00
0%1/32W
01005MF
0%
MF01005
1/32W
0.00
1/32W0%
01005MF
0.00
0201
80-OHM-0.2A-0.4-OHM
GDZ-0201GDZT2R5.1B
100K5%1/32WMF01005
DEVELOPMENT_JTAG_TAP
100K5%
1/32WMF
01005
CRITICAL
SM-224.000MHZ-16PF-60PPM
01005
1/32W5%
22
MF
01005
22PF
CERM16V5%
01005
5%22PF
CERM16V
1.00M010051/32W1% MF
42.2K1%
MF1/32W
01005
01005
1/32WMF
1%82.5K
27 30 37 45
37
37 45
6.3VX5R
10%
01005
0.01UF6.3VCERM402
1UF10%
6.3VX5R
10%0.01UF
01005
0.01UF6.3VX5R
10%
01005
01005
0.01UF10%
X5R6.3V 6.3V
402CERM
10%1UF56PF
NP0-C0G01005
6.3V5%
6.3VX5R
10%0.01UF
01005
6.3VX5R01005
10%0.01UF
6.3VX5R
10%0.01UF
01005
0.01UF10%6.3VX5R01005
0.01UF6.3VX5R01005
10%
10%
X5R6.3V
0.01UF
01005
0.01UF6.3VX5R01005
10%
01005
0.01UF6.3VX5R
10%
SYNC_MASTER=MIKE
AP: MAINSYNC_DATE=N/A
PP1V1_PL4_FVOLTAGE=1.1VMIN_LINE_WIDTH=0.2MM
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3MM
MIN_NECK_WIDTH=0.1MM
=PP1V1_PLL_H4
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3MM
PP1V1_MIPID_PLL_FVOLTAGE=1.1VMIN_LINE_WIDTH=0.2MMMIN_NECK_WIDTH=0.1MM
MAX_NECK_LENGTH=3MMNET_SPACING_TYPE=PWR
MIN_LINE_WIDTH=0.2MMVOLTAGE=1.1V
MIN_NECK_WIDTH=0.1MM
PP1V1_PL1_F
MIN_LINE_WIDTH=0.2MMVOLTAGE=1.1V
MIN_NECK_WIDTH=0.1MM
PP1V1_PL2_F
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3MM
MIN_NECK_WIDTH=0.1MM
PP1V1_PL3_FVOLTAGE=1.1VMIN_LINE_WIDTH=0.2MM
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3MM
PP1V1_PL5_F
MIN_LINE_WIDTH=0.2MMVOLTAGE=1.1V
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3MM
MIN_NECK_WIDTH=0.1MM
MAX_NECK_LENGTH=3MMNET_SPACING_TYPE=PWR
PP1V1_PLL_USB_FVOLTAGE=1.1VMIN_LINE_WIDTH=0.2MMMIN_NECK_WIDTH=0.1MM
RST_PMU_IN
=PP1V8_H4
24M_O
PPVBUS_USB
=PP3V3_USB_H4
=PP1V1_PLL_H4
=PP1V1_USB_H4
=PP1V1_MIPI_PLL_H4
=PP1V8_H4
USB_REXT0USB_REXT1
NC_USB_D1_P
NC_USB_D1_N
HSIC0_BB_DATA1
AP_DDR1_CKEIN_1V2
NC_HSIC0_DATA2
HSIC0_BB_STB1
NC_HSIC0_STB2
HSIC1_WLAN_DATA1
NC_HSIC1_DATA2
HSIC1_WLAN_STB1
NC_HSIC1_STB2
JTAG_AP_SEL
JTAG_AP_TCK
JTAG_AP_TDIJTAG_AP_TMS
NC_JTAG_AP_TRTCK
NC_USB_ANALOGTEST0
NC_USB_ANALOGTEST1
USB_BRICKIDNC_USB_BRICKID1
USB_DK_D0_NUSB_DK_D0_P
NC_USB_ID0
NC_USB_ID1
USB_AP_VBUS0
USB11_MUX_D0_N
NC_USB11_D1_N
AP_WDOG
XTAL_24M_I
XTAL_24M_O
=PP1V2_HSIC_H4
MIN_LINE_WIDTH=0.2MM
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.1MM
PP1V1_PL0_FVOLTAGE=1.1V
MAX_NECK_LENGTH=3MM
=PP1V1_HSIC_H4
=PP1V1_USB_H4
=PP3V3_USB_H4
USB_AP_VBUS1
JTAG_AP_TDOJTAG_AP_TRST_L
TP_AP_TST_CLKOUT
AP_TST_STPCLK
RST_AP_L
AP_FAST_SCAN_CLK
AP_HOLD_RESET
AP_TESTMODE
RST_AP_1V8_L
USB11_MUX_D0_P
NC_USB11_D1_P
C06151
2
R06121
2
R06131
2
R06041 2
R06031 2
R06021 2
R06011 2
R06051 2
R06061 2
R06071 2
FL06001 2
DZ06001
2
R06091
2
R06081 2
Y0602
2 4
1 3
R06511 2
C06511
2
C06501
2
R0650
12
R06421
2
R06431
2
C06121
2
C06141
2
C06081
2
C06091
2
C06211
2
C06221
2
C06201
2
C06041
2
C06031
2
C06001
2
C06011
2
C06021
2
C06071
2
C06301
2
C06311
2
C06351
2
C06341
2
C06331
2
C06321
2
R06211 2
R06221 2
R06201 2
R06411
2
R06401
2
C06401
2
R06521 2
U0600
W6AR32
L6F9
AK10AF6
AR33
M31
AN28
K35
K33
N31
N30
L35
L33
P29
P31
P28
P30
H35
H33
H32
H31
J35
J33
K30
J30
K29
J29
AK29
AN29
AN30AP30
AJ27
AR27AM27
F27
F30
H24
H25
H26
H27
H28
H29
V33
V32
U33
U32
T33
T32
R33
R32
P33
P32
N33
N32
M33
M32
AR30
AH27
AR29AR28 R34
P35
T34
N35
R30J28
T28K31
T35
M34
U35
N34
U29
L30
U28
L31
T31K32
R31K28
T30J32
R28
M28
T29
L28
R29
L29
AP29
W35
Y35
U0600A1A2
AA8
AN10AN13AN16AP1AP2AP6AP9AP12AP15AP18
AA10
AP22AP25AP28AP31AP34AP35AR1AR2AR5AR8
AA12
AR11AR14AR17AR19AR34AR35B1B2B4B9
AA14
B12B15B34B35C7C10C13C16C30C31
AA16
C32C33D3D5D8D11D14D17D30D33
AA18
E1E10E21E22E24E25E26E27E28E29
AA20
E30E33F2F5F16F17F21F22F24F33
AA22
G3G17G18G19G20G21
AA24AA26
A5
AA35AB1AB4AB8AB9
AB11AB13AB15AB17AB19
A8
AB21AB23AB25AB27AC3AC8
AC10AC18AC20AC22
A11
AC24AC28AC32AC34AD2AD8AD9
AD11AD19AD21
A14
AD23AD25AD27AD29AE1AE8AE9
AE10AE18AE20
A17
AE22AE24AE26AF3AF8AF9
AF27AF30AF32AF34
A34
AG2AG8AG9AH1AH8AH9
AH10AH11AH12AH17
A35
AH22AH25AH26AJ5
AJ13AJ20AJ29AJ32
AJ34AK2
AA2
AL1AM3AM8AM19AM22AM25AM28AM32AM34AN7
051-8773
10.0.0
6 OF 157
4 OF 48
45 4 35
45 45
45
45
45
45
4 7 10 35
42
36 45
4 35
4 35
4 35
35
4 7 10 35
42 46
42 46
42 46
42 46
42 46
42 46
10
27 42
10 42
27 42
46
46
46
46
27 42
27 42
46
46
11 42
42 46
42
42
35
45
35
4 35
4 35
45
11 42
42 46
IN
OUT
IN
OUT
OUT
OUT
OUT
IN
OUT
OUT
OUT
OUT
IN
OUT
OUT
OUT
OUT
IN
IN
IN
IN
BI
OUT
BI
OUT
BI
OUT
IN
OUT
OUT
OUT
IN
OUT
OUT
IN
IN
IN
IN
OUT
IN
OUT
IN
IN
IN
IN
OUT
OUT
OUT
OUT
(2 OF 12)
UART5_RTXD
UART3_TXDUART3_RXD
UART3_RTSNUART3_CTSN
UART6_TXDUART6_RXD
UART6_RTSNUART6_CTSN
UART4_TXDUART4_RXD
UART4_RTSNUART4_CTSN
UART2_TXDUART2_RXD
UART2_RTSNUART2_CTSN
GPIO8GPIO7GPIO6GPIO5GPIO4
GPIO39GPIO38GPIO37GPIO36GPIO35GPIO34GPIO33GPIO32GPIO31GPIO30
GPIO3
GPIO29GPIO28GPIO27GPIO26GPIO25GPIO24GPIO23GPIO22GPIO21GPIO20
GPIO2
GPIO19GPIO18GPIO17GPIO16GPIO15GPIO14GPIO13GPIO12GPIO11
GPIO1GPIO0
GPIO_3V1GPIO_3V0
UART1_TXDUART1_RXD
UART1_RTSN
UART0_TXDUART0_RXD
TMR32_PWM2TMR32_PWM1TMR32_PWM0
EHCI_PORT_PWR2
GPIO9GPIO10
UART1_CTSN
EHCI_PORT_PWR1EHCI_PORT_PWR0
SPI0_SSINSPI0_SCLKSPI0_MOSISPI0_MISO
SWI_DATA
SPI3_SSINSPI3_SCLKSPI3_MOSISPI3_MISO
SPI2_SCLKSPI2_MOSI
SPI1_SSINSPI1_SCLKSPI1_MOSISPI1_MISO
SPDIF
SDIO0_DATA3SDIO0_DATA2SDIO0_DATA1SDIO0_DATA0
SDIO0_CMDSDIO0_CLK
I2S3_MCK
I2S3_LRCK
I2S3_DOUTI2S3_DIN
I2S3_BCLK
I2S2_MCKI2S2_BCLK
I2S1_MCK
I2S1_LRCKI2S1_DIN
I2S1_BCLK
I2S0_MCK
I2S0_DOUT
I2S0_BCLK
I2C2_SDAI2C2_SCL
I2C1_SDAI2C1_SCL
I2C0_SDAI2C0_SCL
DWI_DODWI_DI
DWI_CLK
I2S2_DOUTI2S2_DINI2S2_LRCK
I2S1_DOUT
I2S0_LRCKI2S0_DIN
VSSA18_TS
VDDA18_TS
SPI2_SSIN
SPI2_MISO
THERM_RES_EXT
THERM_TEST_OUT
(3 OF 12)
IN
OUT
IN
IN
IN
OUT
IN
OUT
IN
OUT
OUT
IN
OUT
IN
IN
IN
OUT
IN
IN
IN
IN
OUT
OUT
IN
IN
IN
IN
OUT
IN
OUT
IN
OUT
IN
OUT
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
CODEC ASP
- BB -> H4G- BB_DIAGS_READY (RADAR #9179861)NOTE FOR GPIO12:
- AP_MODEM_WAKE (RADAR #9179861)NOTE FOR GPIO24:
- H4G -> BB
BUT OPTION IS HERE IN CASE THEY NEED TO BE SEPARATEDEFAULT IS TO TIE HSIC_HOST_READY TO BOTH DEVICES
TO BB
NEW GPIO FOR J2. FILE A RADAR
TO SENSOR BOARD (ALS)
CODEC VSP & BT
TO SENSOR BOARD
TO CHARLESTON, CODEC AND PMU
CODEC XSP
NOT USED
TO GRAPE3.0V IO
TO BT UART
TO DOCK MUX
TO BB USART
15 42
15 42
15 42
15 42
34 37
1%
MF01005
1/32W
33.2
19 42
19 42
19 42
19 42
19 42
15 19 42
15 19 42
15 19 42
15 19 42
19 42
19 42
19 42
19 42
10
10
10
10 19 22 37 42
10 19 22 37 42
10 25 42
10 25 42
25 42
25 42
37 42
37 42
37 42
5%
201
220K
1/20WMF
5%
MF
220K
1/20W
201
201
5%
220K
1/20WMF
201MF
100K1/20W5%
MF
100K1/20W5%
201
100K
MF1/20W5%
201MF1/32W
01005
100K5%5%
201
100K1/20WMF
30 42
30 42
30 42
5 30 42
30 42
24
24
30
5 37
30 45
15
37
19
15 30 45
201
100K5%1/20WMF
NOSTUFF
MF
100K
201
1%1/20W
17 42
17 42
17 42
17 42
1/32W0%
01005MF
0.00
10%
X5R6.3V
0.01UF
01005
01005MF1/32W1%100K
NOSTUFF
0%
MF01005
1/32W
0.00
MF
0%1/32W
01005
0.00
MF1/20W
5%100K
201
5 42
OMIT
H4GFCBGAOMIT
H4GFCBGA
5 15 42
15 42
15 42
5 28 37
5 24 37
5 30
30 42
5 26
10
18
30
10
5
5 39
10
10
26
26
26
26
25
11
20
10
10
10
15 42
15 42
30 42
30 42
30 42
30 42
5 24 37
30 45
SYNC_MASTER=JOE SYNC_DATE=N/A
AP: I/Os
IRQ_CODEC_LNC_AP_GPIO7
NC_AP_GPIO8
PM_RADIO_ONRST_DET_L
HSIC_BB_RDYONOFF_LHOME_EMI_L
GPIO42_BRD_REV2
IRQ_ALS_INT_L
AUD_SPKRAMP_MUTE_L
PORT_DOCK_VIDEO_AMP_EN
RST_BB_LSRL_L
NC_BOARD_ID_3
IRQ_ACCEL_INT1_L
UART0_AP_TXDUART0_AP_RXD
IRQ_PMU_LPM_BT_WAKE
=PP1V8_VDDA18_TS
HSIC_HOST_RDY
=PP1V8_VDDIOD_H4
UART1_BB_RTS_L
HSIC_HOST_READY_WLAN
HSIC_HOST_RDY
=PP1V8_S2R_MISC
=PP1V8_ALWAYS
=PP1V8_S2R_MISC
SRL_L
ONOFF_L
HOME_EMI_L
HSIC_WLAN_RDY
HSIC_HOST_READY_WL
GPIO40_BRD_REV0GPIO41_BRD_REV1
UART1_BB_CTS_L
NC_AP_GPIO185
NC_AP_GPIO186
TP_LED_STROBE_EN
UART1_BB_RXDUART1_BB_TXD
NC_AP_GPIO11
SPI2_IPC_SRDYNC_AP_GPIO13
AUD_VOL_DOWN_LGSM_TXBURST_IND
IRQ_GYRO_INT2BOOT_CONFIG_0
NC_AP_GPIO19
AUD_VOL_UP_LIRQ_GRAPE_HOST_INT_LPM_KEEPACTBB_EMERGENCY_DWLDIPC_GPIO_X26BOOT_CONFIG_1FORCE_DFU
BOOT_CONFIG_2BOOT_CONFIG_3
NC_AP_GPIO3
NC_UART2_RXD
NC_UART2_TXD
NC_UART4_CTS_L
NC_UART4_RTS_L
NC_UART4_RXD
NC_UART4_TXD
NC_UART6_CTSN
NC_UART6_RTSN
UART3_BT_CTS_LUART3_BT_RTS_L
UART3_BT_RXDUART3_BT_TXD
BATTERY_SWI
TP_THERM_TEST_OUTTHERM_RES_EXT
SPI2_IPC_MISO
PP1V8_VDDA18_TS
NC_I2S1_DOUT
I2S2_VSP_LRCKI2S2_VSP_DINI2S2_VSP_DOUT
DWI_AP_DIDWI_AP_DO
I2C0_SCL_1V8I2C0_SDA_1V8
I2C1_SCL_1V8
I2C2_SCL_3V0I2C2_SDA_3V0NC_I2S1_BCLK
NC_I2S1_DIN
NC_I2S1_LRCK
NC_I2S1_MCK
I2S2_VSP_BCLKNC_I2S2_MCK
I2S3_XSP_BCLK
I2S3_XSP_DINI2S3_XSP_DOUT
I2S3_XSP_LRCK
NC_I2S3_MCK
NC_SDIO0_WL_CLK
NC_SDIO0_WL_CMD
NC_SDIO0_WL_DATA<0>
NC_SDIO0_WL_DATA<1>
NC_SDIO0_WL_DATA<2>
NC_SDIO0_WL_DATA<3>
NC_AP_GPIO216
SPI1_GRAPE_MISOSPI1_GRAPE_MOSISPI1_GRAPE_SCLKSPI1_GRAPE_CS_L
SPI2_IPC_MOSISPI2_IPC_SCLK
NC_SPI3_MISO
NC_SPI3_MOSI
NC_SPI3_SCLK
NC_SPI3_CS_L
NC_SWI_AP
BOARD_ID_2BOARD_ID_1BOARD_ID_0
NC_SPI_FLASH_CS_L
I2C1_SDA_1V8
DWI_AP_CLK
IRQ_GYRO_INT1IRQ_PROX_INT_L
NC_AP_GPIO31
HSIC_HOST_READY_WLNC_AP_GPIO35
HSIC_WLAN_RDY
NC_AP_GPIO3V1
DFU_STATUS
IRQ_ACCEL_INT2_L
UART6_WLAN_RXDUART6_WLAN_TXD
PM_RADIO_ONDFU_STATUSFORCE_DFU
IRQ_GYRO_INT2PM_KEEPACT
I2S0_ASP_MCK_RI2S0_ASP_BCLKI2S0_ASP_LRCKI2S0_ASP_DINI2S0_ASP_DOUT
I2S0_ASP_MCK
R0700
1 2
R07081 2
R07091 2
R07101 2
R07151
2
R07141
2
R07131
2
R07121
2
R07111
2
R07201
2
R07221
2
R11801 2
C11881
2
R10301
2
R07301 2
R07311 2
R08851
2
U0600
AG26AE15AE16
AJ14AK15
AG17AD13AK17AE14AL17AF17AL18AK18AJ18AD12
AL16
AH18AF18AM18AN18AN19AG18AP20AN20AR20AR21
AG14
AP21AK19AN21AH19AG19AJ19AR22AL20AM20AN22
AP19AH13AH16AE13AE12AH15
AN31AP32
AD16AD14AC12
AH14AG15
AP23AL21
AG21AF21
U5T7
U8T5
AG22AJ21
AR24AR23
Y6Y7
W7Y5
AL22
U9V6
U7V7
U0600
AN25AM24AG23
AJ23AK23
AN24AR25
AH21AK21
AG24
AK25AL25
AP26
AR26
AC17
AC16AF26
AC14
AC15
AF24
AG25AM26
AN26
AK27
AN27
AK26AL26
AF25
AP27AL27AR31AK28AL28AM29AM30
AG27
U6W5T6W8
AF20AF19AG20AM21
AF23AL23AH23AM23
AL30AL29AN32AP33
AC13
AK16AJ16
AF16AG16
051-8773
10.0.0
7 OF 157
5 OF 48
46
46
46
35
9 35
15 42
5 30 42
5 27 35 39
35
5 27 35 39
5 24 37
5 24 37
5 28 37
5 15 42
5 42
46
46
46
46
46
46
46
46
46
46
46
46
46
46
45
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46 46
46
46
5 30
5
5 39
5 26
5 37
42
BI
BI
BI
BI
OUT
OUT
OUT
OUT
OUT
OUT
BI
BI
BI
BI
BI
BI
BI
BI
OUT
OUT
OUT
OUT
OUT
OUT
FMI0_ALE
FMI3_IO7FMI3_IO6FMI3_IO5FMI3_IO4
FMI3_IO1FMI3_IO0
FMI3_DQS
FMI3_CLE
FMI3_CEN7FMI3_CEN6FMI3_CEN5FMI3_CEN4FMI3_CEN3FMI3_CEN2FMI3_CEN1FMI3_CEN0
FMI2_WENFMI2_REN
FMI2_IO7FMI2_IO6FMI2_IO5FMI2_IO4FMI2_IO3FMI2_IO2
FMI2_DQS
FMI2_CLE
FMI2_CEN7FMI2_CEN6
FMI2_CEN4FMI2_CEN3FMI2_CEN2FMI2_CEN1FMI2_CEN0
FMI2_ALE
FMI1_IO7
FMI1_IO4FMI1_IO3FMI1_IO2FMI1_IO1FMI1_IO0
FMI1_DQS
FMI1_CLE
FMI1_CEN1FMI1_CEN0
FMI1_ALE
FMI0_WEN
FMI0_IO7FMI0_IO6FMI0_IO5FMI0_IO4FMI0_IO3FMI0_IO2FMI0_IO1FMI0_IO0
FMI0_DQS
FMI0_CEN7FMI0_CEN6FMI0_CEN5FMI0_CEN4FMI0_CEN3
FMI0_CEN1FMI0_CEN0
FMI1_CEN2FMI1_CEN3FMI1_CEN4
FMI1_CEN7FMI1_CEN6FMI1_CEN5
FMI2_IO1FMI2_IO0
FMI0_CEN2
FMI2_CEN5
FMI0_CLE
FMI0_REN
FMI3_ALE
FMI1_IO5FMI1_IO6
FMI3_IO3FMI3_IO2
FMI1_RENFMI1_WEN
FMI3_RENFMI3_WEN
(4 OF 12)
(12 OF 12)
VSSVSS
IN
OUT
OUT
BI
OUT
OUT
OUT
BI
BI
BI
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
CHECK WITH GRAPE ON VOLTAGE FOR THESE TWO SIGNALS
CHECK CONNECTION FOR VSSA18_TS
FMI2-3_CEN IS 3.0V
NEW GPIO FOR J2. FILE A RADAR
12 44
12 44
12 44
12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
12 44
12 44
12 44
12 44
12 44
12 44
12 44
12 44
6 12 44
6 12 44
6 12 44
6 12 44
12 44
12 44
MF1/32W5%100K
01005
NOSTUFF
01005
100K5%1/32WMF
NOSTUFF
MF1/32W5%100K
01005
NOSTUFF
MF1/32W5%100K
01005
NOSTUFF
100K5%1/32WMF01005
NOSTUFF
01005
100K5%1/32WMF
NOSTUFF
MF1/32W5%100K
01005
NOSTUFF
MF1/32W5%100K
01005
NOSTUFF
OMIT
H4GFCBGA
H4GFCBGA
OMIT
100K5%1/32WMF01005
20
01005
100K5%1/32WMF
01005
100K5%1/32WMF
01005
100K5%1/32WMF
100K5%1/32WMF01005
17 45
16
12 44
6 12 44
17
6 12 44
12 44
12 44
12 44
SYNC_DATE=N/A
AP: NANDSYNC_MASTER=MIKENC_FMI3_WE_LFMI1_WE_L
FMI1_CLE
FMI1_AD<7>FMI1_AD<6>FMI1_AD<5>FMI1_AD<4>
NC_FMI2_CE1_L
RST_GRAPE_L
FMI0_ALE
NC_FMI3_AD<7>NC_FMI3_AD<6>NC_FMI3_AD<5>NC_FMI3_AD<4>
NC_FMI3_AD<1>NC_FMI3_AD<0>
NC_FMI3_DQS
NC_FMI3_CLE
NC_FMI3_CE7_LNC_FMI3_CE6_LNC_FMI3_CE5_LNC_FMI3_CE4_LNC_FMI3_CE3_LNC_FMI3_CE2_LNC_FMI3_CE1_LNC_FMI3_CE0_L
NC_FMI2_WE_L
NC_FMI2_AD<7>NC_FMI2_AD<6>NC_FMI2_AD<5>NC_FMI2_AD<4>NC_FMI2_AD<3>NC_FMI2_AD<2>
NC_FMI2_DQS
NC_FMI2_CLE
NC_FMI2_CE3_LNC_FMI2_CE2_L
NC_FMI2_ALE
FMI1_AD<3>FMI1_AD<2>FMI1_AD<1>FMI1_AD<0>
FMI1_DQS_P
FMI1_CE1_LFMI1_CE0_L
FMI1_ALE
FMI0_WE_L
FMI0_AD<7>FMI0_AD<6>
FMI0_AD<4>FMI0_AD<3>FMI0_AD<2>FMI0_AD<1>FMI0_AD<0>
FMI0_DQS_P
NC_FMI0_CE7_LNC_FMI0_CE6_LNC_FMI0_CE5_LNC_FMI0_CE4_LNC_FMI0_CE3_L
FMI0_CE1_LFMI0_CE0_L
NC_FMI1_CE2_LNC_FMI1_CE3_LNC_FMI1_CE4_L
NC_FMI1_CE7_LNC_FMI1_CE6_LNC_FMI1_CE5_L
NC_FMI2_AD<1>
NC_FMI0_CE2_L
NC_FMI2_CE5_L
FMI0_CLE
FMI0_RE_N
NC_FMI3_ALE
NC_FMI3_AD<3>NC_FMI3_AD<2>
FMI1_RE_N NC_FMI3_RE_L
NC_FMI2_RE_L
GRAPE_FW_DNLD_EN_L
NC_FMI2_AD<0>
FMI0_AD<5>
PM_LCDVDD_PWREN
FMI1_CLE
FMI0_CLEFMI1_ALE
FMI1_RE_NFMI1_WE_LFMI0_RE_N
PPIO_NAND_H4
FMI0_WE_L
FMI0_ALE
SPK_ID
=PP3V0_IO_MISC
FMI1_CE0_L
FMI0_CE0_LFMI1_CE1_L
PPIO_NAND_H4
FMI0_CE1_L
R08341
2
R08311
2
R08361
2
R08321
2
R08031
2
R08021
2
R08011
2
R08001
2
R08131
2
R08121
2
R08111
2
R08101
2
U0600
AE32
AH31AF31AD28AG29Y29
AH28AG28AM31
AF33
AG33
AG35AF35AH35AH33AG31AG32AG34AH32
AE33AH34
AN34
AJ33AN33AD30AE30AJ31AJ30AL31AK31
AK35
AL34
AL32AN35AK32AK33AL33AK34AM33AJ35
AL35AM35
AB34
AE35AB28AA28AB30AE28AF28AA29AB31
AB32
AC33
AC31AB33AC35AE34AD34AD32AD35AD31
AD33AB35
Y33
W31W28W29V30AG30AC30AH30AE31
W30
Y32
AA34W33AA33V34AA30V31W32Y30
AA31AA32
U0600G22G23G30H1H4H8H9H10H11H12H13H14H15H16H17H18H19H20H21H22H23H30H34J2J8J9J10J11J12J14J16J18J20J22J24J26J31J34K3K8K9K10K11K13K15K17K19K21K23K25K27K34L32L1L4L8L10L12L14L16L18L20L22L24L26M2M3M8M9M11M13M15M17M19M21M23M25M27M30L34N3N8N10N12N14N16N18N20N22N24N26
M35P1P8P9P11P13P15P17P19P21P23P25P27R2R8R10R12R14R16R18R20R22R24R26P34T3T9T11T13T15T17T19T21T23T25T27R35U1U10U12U14U16U18U20U22U24U26U30U31V9V11V13V15V17V19V21V23V25V27V29U34V35W1W3W10W12W14W16W18W20W22W24W26W34Y9Y11Y13Y15Y17Y19Y21Y23Y25Y27Y28Y31
Y34
R08041
2
051-8773
10.0.0
8 OF 157
6 OF 48
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
46
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 9 45
6 12 44
6 12 44
28 35
6 12 44
6 12 44
6 12 44
6 9 45
6 12 44
OUT
OUT
OUT
OUT
OUT
OUT
IN
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
IN
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
BI
BI
OUT
OUT
OUT
OUT
(5 OF 12)
DAC_VREF
DP_PAD_TX0P
DP_PAD_AUXNDP_PAD_AUXP
EDP_PAD_TX0P
DP_PAD_AVSS_AUX
EDP_PAD_AVSS
DAC_AVSS30D
DP_PAD_AVDDX
DP_PAD_TX2P
DP_PAD_TX1NDP_PAD_TX1P
DAC_AVSS30A1
DAC_AVSS30A2
DAC_IREF DAC_OUT1
DAC_OUT3
DP_HPD
DP_PAD_DC_TP
DP_PAD_R_BIAS
DP_PAD_TX2N
DP_PAD_TX3NDP_PAD_TX3P
EDP_HPD
EDP_PAD_AUXNEDP_PAD_AUXP
EDP_PAD_AVSSP0
EDP_PAD_AVSSX
EDP_PAD_DVDD
EDP_PAD_DVSS
EDP_PAD_R_BIASEDP_PAD_TX0N
EDP_PAD_TX1NEDP_PAD_TX1P
EDP_PAD_TX2NEDP_PAD_TX2P
EDP_PAD_TX3NEDP_PAD_TX3P
DP_PAD_AVDDP0
DP_PAD_AVDD
DAC_COMP
EDP_PAD_AVDDX
EDP_PAD_AVDDP0
EDP_PAD_AVDD
EDP_PAD_AVDD_AUX
DP_PAD_DVDD
EDP_PAD_AVSS_AUX
DP_PAD_AVSSP0
DP_PAD_AVSSX
DP_PAD_DVSS
DP_PAD_AVSS
DP_PAD_TX0N
DAC_OUT2
EDP_PAD_DC_TP
DAC_AVDD30D
DAC_AVDD30A
DP_PAD_AVDD_AUX
MIPI_VDD11
MIPI1D_VREG_0P4V
MIPI0D_VREG_0P4V
ISP0_FLASH
SENSOR1_RSTSENSOR1_CLK
SENSOR0_RSTSENSOR0_CLK
MIPI1C_DNDATA0
MIPI_VSYNC
ISP1_SCLISP1_PRE_FLASH
ISP1_FLASH
ISP0_SDAISP0_SCL
ISP0_PRE_FLASH
MIPI1C_DPDATA0
MIPI1D_VDD18
MIPI0D_VDD18
MIPI0C_DNDATA3
MIPI1C_DNCLKMIPI1C_DPCLK
MIPI1C_DNDATA1MIPI1C_DPDATA1
MIPI0C_DPDATA0MIPI0C_DNDATA0
MIPI0C_DPDATA1
MIPI0C_DPDATA2MIPI0C_DNDATA2
MIPI0C_DPDATA3
MIPI0C_DPCLKMIPI0C_DNCLK
MIPI0C_DNDATA1
ISP1_SDA
(6 OF 12)
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
TABLE_ALT_ITEM
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
1.2MA5MA
2MA
332MA21MA
4MA
DP LANES 2/3 ARE FOR STEVE-NOTE ONLY
NOTE: 0.6V ANALOG REF
NOTE: 0.6V ANALOG REF
6MA
5MA
2MA5MA
1.2MA
5MA
172MA
14MA
6.3V
0.22UF20%
X5R402
1/20W1%
201
6.34K
MF
10%6.3V
201X5R
0.1UF
X5R6.3V10%
01005
0.01UF
6.3V
01005NP0-C0G
56PF5%
1UF
402
6.3V10%
CERM
6.3V10%0.01UF
X5R01005
0.22UF20%
402X5R6.3V
402X5R6.3V20%0.22UF MF
1/20W
201
0
5%
6.3VNP0-C0G01005
56PF5%
0.1UF10%
201X5R6.3V
1%
201
2001/20WMF MF
201
1/20W1%200
201MF
1%2001/20W
4.99K1/32W1%
MF01005
0.01UF
01005X5R6.3V10%
NOSTUFF
NP0-C0G01005
6.3V
56PF5%
0
201MF
1/20W5%
01005
56PF
NP0-C0G6.3V5%
6.3V20%
X5R402
0.22UF
402
0.22UF
X5R
20%6.3V
402
0.22UF20%
X5R6.3V
10%6.3V
0.1UF
X5R201
MF1/32W
01005
1%4.99K
01005X5R6.3V10%0.01UF
NOSTUFF
402
1UF10%
CERM6.3V
201
6.3VX5R
10%0.1UF
6.3VX5R201
10%0.1UF
0.1UF
X5R
10%
201
6.3V
0.00MF01005
0%1/32W
MF0.00
010050%
1/32W
0201
240-OHM-0.2A-0.8-OHM
201X5R
10%10V
2.2NF10VX5R201
10%2.2NF
28 43
28 43
28 43
28 43
28 43
28 43
37 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
0.1UF
201X5R6.3V10%
11 43
11 43
11 43
25 43
25 43
25 43
25 43
25 43
25 43
25 43
25 43
25 43
25 43
25 42
25 42
25 42
25 42
1/32W
01005MF
1.00K5%
1/32WMF01005
1.00K5%
1/32WMF01005
1.00K5%
1/32WMF01005
1.00K5%
28 43
28 43
28 43
28 43
H4G
OMIT
FCBGA
OMIT
H4GFCBGA
SYNC_MASTER=JOE SYNC_DATE=01/13/2011
AP: TV,DP,MIPI
132S0279 132S0154 RADAR:9624625C0960,C0961
NET_SPACING_TYPE=PWR
PP0V4_MIPI1DVOLTAGE=0.4VMIN_LINE_WIDTH=0.2MMMIN_NECK_WIDTH=0.1MM
MAX_NECK_LENGTH=3MM
=PP1V8_H4
ISP_AP_1_SDA
TP_CAM0_1V2_VDDCORE_ENISP_AP_0_SCL
CAM0_RESET_L
ISP_AP_0_SDA
ISP_AP_1_SCL
CLK_CAM_RF
PM_FRONT_CAM_SHUTDOWNCLK_CAM_FF_R
PM_REAR_CAM_SHUTDOWNCLK_CAM_RF_R
NC_ISP_AP_1_PRE_FLASHNC_ISP_AP_1_FLASH
=PP1V8_MIPI_H4
NC_MIPI0C_AP_DATA_N<3>
MIPI1C_AP_CLK_NMIPI1C_AP_CLK_P
NC_MIPI1C_AP_DATA_N<1>NC_MIPI1C_AP_DATA_P<1>
MIPI0C_AP_DATA_P<0>MIPI0C_AP_DATA_N<0>
MIPI0C_AP_DATA_P<1>
NC_MIPI0C_AP_DATA_P<2>NC_MIPI0C_AP_DATA_N<2>
NC_MIPI0C_AP_DATA_P<3>
MIPI0C_AP_CLK_N
MIPI0C_AP_DATA_N<1>
DAC_AP_VREF
DP_AP_TX_P<0>
DP_AP_AUX_NDP_AP_AUX_P
EDP_AP_TX_P<0>
DP_AP_TX_P<2>
DP_AP_TX_N<1>DP_AP_TX_P<1>
DAC_AP_OUT1
DP_AP_HPD
TP_DP_AP_ANALOG_TEST
AP_DP_R_BIAS
DP_AP_TX_N<2>
DP_AP_TX_N<3>DP_AP_TX_P<3>
EDP_AP_AUX_NEDP_AP_AUX_P
=PP1V1_EDP_PAD_DVDD_H4
AP_EDP_R_BIASEDP_AP_TX_N<0>
EDP_AP_TX_N<1>
EDP_AP_TX_P<2>
EDP_AP_TX_N<3>EDP_AP_TX_P<3>
DAC_AP_COMP
DP_AP_TX_N<0>
DAC_AP_OUT2
=PP1V8_EDP_H4
DAC_AP_COMP_FTR=PP3V0_VIDEO_H4
CLK_CAM_FF
EDP_AP_HPD
EDP_AP_TX_P<1>
EDP_AP_TX_N<2>
TP_EDP_AP_ANALOG_TEST
MAX_NECK_LENGTH=3MM
MIN_LINE_WIDTH=0.2MMMIN_NECK_WIDTH=0.1MMNET_SPACING_TYPE=PWR
VOLTAGE=1.8V
PP1V8_EDP_AVDD_AUX
MIN_NECK_WIDTH=0.1MM
MAX_NECK_LENGTH=3MMNET_SPACING_TYPE=PWR
MIN_LINE_WIDTH=0.2MMVOLTAGE=0.4V
PP0V4_MIPI0D
DAC_AP_IREF
MIPI1C_AP_DATA_N<0>
MIPI0C_AP_CLK_P
DAC_AP_OUT3
=PP3V0_VIDEO_H4
NC_MIPI_VSYNC_H4
=PP1V1_DP_PAD_DVDD_H4
MIPI1C_AP_DATA_P<0>
=PP3V0_IO_H4
=PP1V8_DP_H4
VOLTAGE=1.8VMIN_LINE_WIDTH=0.2MM
PP1V8_DP_AVDD_AUX
MIN_NECK_WIDTH=0.1MMNET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3MM
=PP1V1_MIPI_H4
C09271
2
R09501
2
C09551
2
C09521
2
C09241
2
C09511
2
C09531
2
C09261
2
C09251
2
R09101 2
C09231
2
C09091
2
R09551
2
R09561
2
R09571
2
R09201
2
C09501
2
C09301
2
R09111 2
C09311
2
C09321
2
C09331
2
C09341
2
C09101
2
R09211
2
C09571
2
C09351
2
C09031
2
C09081
2
C09071
2
R09001 2
R09401 2
FL09101 2
C09601
2
C09611
2C09561
2R09301
2
R09311
2
R09321
2
R09331
2
U0600
G31
D32
G32
F32
D31
E32
F31 G35G34G33E31
AL15
C27C28
C26
C25
D24
D23
D28
D27
B29
A26
A25
B24
B23
B28
B27
D29
F23
A29
C29
E23A27A28
D25D26
B25B26
C23C24
AJ15
A23A24
B18
A18
E19
E18
D20
D19
C21
D18
C18
F19
F18
B20
B19
A21
F20
C22
A22
E20D21D22
B21B22
C19C20
A19A20
U0600
AD17AF13AK22AF22
AF14AE17AP24AN23
A32
C35
B32
B30
A30
A33
D35
B33
B31
A31
F25
F26
E35
E34
C34
F35
F34
D34
F28
F29
G24
G25
G26
G27
G28
G29
AD15
AJ24AK24
AH24AL24
051-8773
10.0.0
9 OF 157
7 OF 48
45
4 10 35
26
25 42
25
42
25
42
46
46
35
43 46
43 46
43 46
43 46
43 46
43 46
45
35
35
7 35
25 42
45
45
7 35
46
35 9 35
35 45
35
BI
BI
BI
BI
BI
BI
BI
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
BI
BI
BI
BI
BI
BI
BI
BI
OUT
OUT
OUT
OUT
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
BI
BI
BI
BI
BI
BI
BI
BI
OUT
OUT
OUT
OUT
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
OUT
BI
BI
BI
BI
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
BI
BI
BI
BI
BI
BI
BI
BI
OUT
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
OUT
OUT
OUT
OUT
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
(7 OF 12)
DDR0_CA0DDR0_CA1DDR0_CA2DDR0_CA3DDR0_CA4DDR0_CA5DDR0_CA6DDR0_CA7DDR0_CA8DDR0_CA9
DDR0_CKDDR0_CKBDDR0_CKE0DDR0_CKE1
DDR0_CSN0DDR0_CSN1
DDR0_DM0DDR0_DM1DDR0_DM2DDR0_DM3
DDR0_DQ0DDR0_DQ1
DDR0_DQ10DDR0_DQ11DDR0_DQ12DDR0_DQ13DDR0_DQ14DDR0_DQ15DDR0_DQ16DDR0_DQ17DDR0_DQ18DDR0_DQ19
DDR0_DQ2
DDR0_DQ20DDR0_DQ21DDR0_DQ22DDR0_DQ23DDR0_DQ24DDR0_DQ25DDR0_DQ26DDR0_DQ27DDR0_DQ28DDR0_DQ29
DDR0_DQ3
DDR0_DQ30DDR0_DQ31
DDR0_DQ4DDR0_DQ5DDR0_DQ6DDR0_DQ7
DDR0_NDQS0
DDR0_NDQS1
DDR0_NDQS2
DDR0_NDQS3
DDR0_PDQS0
DDR0_PDQS1
DDR0_PDQS2
DDR0_PDQS3
DDR0_VDDQ_CKE
DDR0_VREF_DQDDR0_ZQ
DDR1_CA0DDR1_CA1DDR1_CA2DDR1_CA3DDR1_CA4
DDR1_CA6DDR1_CA7DDR1_CA8DDR1_CA9
DDR1_CKDDR1_CKBDDR1_CKE0
DDR1_CSN0DDR1_CSN1
DDR1_DM0DDR1_DM1DDR1_DM2DDR1_DM3
DDR1_DQ0DDR1_DQ1
DDR1_DQ10DDR1_DQ11DDR1_DQ12DDR1_DQ13DDR1_DQ14DDR1_DQ15DDR1_DQ16DDR1_DQ17DDR1_DQ18DDR1_DQ19
DDR1_DQ2
DDR1_DQ20DDR1_DQ21DDR1_DQ22DDR1_DQ23DDR1_DQ24DDR1_DQ25DDR1_DQ26DDR1_DQ27DDR1_DQ28DDR1_DQ29
DDR1_DQ3
DDR1_DQ30DDR1_DQ31
DDR1_DQ4DDR1_DQ5DDR1_DQ6DDR1_DQ7DDR1_DQ8DDR1_DQ9
DDR1_NDQS0
DDR1_NDQS1
DDR1_NDQS2
DDR1_NDQS3
DDR1_PDQS0
DDR1_PDQS1
DDR1_PDQS2
DDR1_PDQS3
DDR0_DQ8DDR0_DQ9
DDR1_CA5
DDR1_VREF_DQ
DDR1_CKE1DDR1_VDDQ_CKE
DDR1_ZQ
(8 OF 12)
DDR2_DQ0DDR2_DQ1DDR2_DQ2DDR2_DQ3DDR2_DQ4DDR2_DQ5DDR2_DQ6DDR2_DQ7DDR2_DQ8DDR2_DQ9DDR2_DQ10DDR2_DQ11DDR2_DQ12DDR2_DQ13DDR2_DQ14DDR2_DQ15DDR2_DQ16DDR2_DQ17DDR2_DQ18DDR2_DQ19DDR2_DQ20DDR2_DQ21DDR2_DQ22DDR2_DQ23DDR2_DQ24DDR2_DQ25DDR2_DQ26DDR2_DQ27DDR2_DQ28DDR2_DQ29DDR2_DQ30DDR2_DQ31
DDR2_CA0DDR2_CA1DDR2_CA2DDR2_CA3DDR2_CA4DDR2_CA5DDR2_CA6DDR2_CA7DDR2_CA8DDR2_CA9
DDR2_DM0DDR2_DM1DDR2_DM2DDR2_DM3
DDR2_PDQS0DDR2_NDQS0DDR2_PDQS1DDR2_NDQS1DDR2_PDQS2DDR2_NDQS2DDR2_PDQS3DDR2_NDQS3
DDR2_VDDQ_CKE
DDR2_VREF_DQDDR2_ZQ
DDR2_CKDDR2_CKBDDR2_CKE0DDR2_CKE1
DDR2_CSN0DDR2_CSN1
DDR3_DQ0DDR3_DQ1DDR3_DQ2DDR3_DQ3DDR3_DQ4DDR3_DQ5DDR3_DQ6DDR3_DQ7DDR3_DQ8DDR3_DQ9DDR3_DQ10DDR3_DQ11DDR3_DQ12DDR3_DQ13DDR3_DQ14DDR3_DQ15DDR3_DQ16DDR3_DQ17DDR3_DQ18DDR3_DQ19DDR3_DQ20DDR3_DQ21DDR3_DQ22DDR3_DQ23DDR3_DQ24DDR3_DQ25DDR3_DQ26DDR3_DQ27DDR3_DQ28DDR3_DQ29DDR3_DQ30DDR3_DQ31
DDR3_CA0DDR3_CA1DDR3_CA2DDR3_CA3DDR3_CA4DDR3_CA5DDR3_CA6DDR3_CA7DDR3_CA8DDR3_CA9
DDR3_DM0DDR3_DM1DDR3_DM2DDR3_DM3
DDR3_PDQS0DDR3_NDQS0DDR3_PDQS1DDR3_NDQS1DDR3_PDQS2DDR3_NDQS2DDR3_PDQS3DDR3_NDQS3
DDR3_VDDQ_CKE
DDR3_VREF_DQDDR3_ZQ
DDR3_CKDDR3_CKBDDR3_CKE0DDR3_CKE1
DDR3_CSN0DDR3_CSN1
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
998-3125 0.5MM PT
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 40 44
13 40 44
13 44
13 44
13 40 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
13 44
13 44
13 44
13 44
13 44
01005
10%0.01UF
NOSTUFF
6.3VX5R
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
1.00K1%
MF1/32W
01005
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
1/32W1%
MF01005
1.00K
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
10%
01005
0.01UF
NOSTUFF
6.3VX5R
13 44
13 44
13 44
13 44
13 44
13 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
1.00K1%1/32WMF01005
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
MF
1.00K1/32W1%
01005
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
14 44
H4GFCBGA
OMIT
H4GFCBGA
OMIT
0.01UF
01005
10%
NOSTUFF
6.3VX5R
1/32W
1.00K1%
MF01005
MF
1.00K1/32W1%
01005
10%
01005
0.01UF
NOSTUFF
6.3VX5R
01005
1/32WMF
1%1.00K
01005
1.00K
MF
1%1/32W
0201
6.3VX5R
0.22UF20%
0201
6.3VX5R
0.22UF20%
0201
6.3VX5R
0.22UF20%
0201
6.3VX5R
0.22UF20%
MF
1%1/20W
240
201
1/20W
240
MF
1%
201
2401%1/20WMF201
2401%1/20WMF201
10%
01005
0.01UF6.3VX5R
NOSTUFFNOSTUFF
10%
01005
0.01UF6.3VX5R
NOSTUFF
0.01UF10%
01005
6.3VX5R
10%
01005
0.01UF
NOSTUFF
6.3VX5R
13 40 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 40 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
13 44
SYNC_MASTER=MIKE
AP: DDRSYNC_DATE=N/A
DDR1_DM<2>
DDR1_DM<0>
H4G_DDR0_ZQ
MAX_NECK_LENGTH=3 MMMIN_LINE_WIDTH=0.3MM
PPVREF_DDR1_DQ_H4
MIN_NECK_WIDTH=0.2MMVOLTAGE=0.6V
NET_SPACING_TYPE=PWR
PPVREF_DDR1_DQ_H4
PPVREF_DDR0_DQ_H4
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.3MM
MAX_NECK_LENGTH=3 MM
VOLTAGE=0.6V
NET_SPACING_TYPE=PWR
PPVREF_DDR0_DQ_H4
MAX_NECK_LENGTH=3 MM
VOLTAGE=0.6VMIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.3MM
PPVREF_DDR2_DQ_H4
NET_SPACING_TYPE=PWR
PPVREF_DDR2_DQ_H4
PPVREF_DDR3_DQ_H4
MIN_LINE_WIDTH=0.3MMMIN_NECK_WIDTH=0.2MMVOLTAGE=0.6V
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
PPVREF_DDR3_DQ_H4
DDR1_DQ<27>
DDR1_DQ<23>
=PP1V2_VDDIOD_H4=PP1V2_VDDIOD_H4
=PP1V2_VDDIOD_H4 =PP1V2_VDDIOD_H4
H4G_DDR1_ZQ
=PP1V2_S2R_H4NC_DDR1_CKE<1>
DDR1_CA<5>
DDR0_DQ<9>DDR0_DQ<8>
DDR1_DQS_P<3>
DDR1_DQS_P<2>
DDR1_DQS_P<1>
DDR1_DQS_P<0>
DDR1_DQS_N<3>
DDR1_DQS_N<2>
DDR1_DQS_N<1>
DDR1_DQS_N<0>
DDR1_DQ<9>DDR1_DQ<8>DDR1_DQ<7>DDR1_DQ<6>DDR1_DQ<5>DDR1_DQ<4>
DDR1_DQ<31>DDR1_DQ<30>
DDR1_DQ<3>
DDR1_DQ<29>DDR1_DQ<28>
DDR1_DQ<26>DDR1_DQ<25>DDR1_DQ<24>
DDR1_DQ<22>DDR1_DQ<21>DDR1_DQ<20>
DDR1_DQ<2>
DDR1_DQ<19>DDR1_DQ<18>DDR1_DQ<17>DDR1_DQ<16>DDR1_DQ<15>DDR1_DQ<14>DDR1_DQ<13>DDR1_DQ<12>DDR1_DQ<11>DDR1_DQ<10>
DDR1_DQ<1>DDR1_DQ<0>
DDR1_DM<3>
DDR1_DM<1>
NC_DDR1_CSN<1>DDR1_CSN<0>
DDR1_CKE<0>DDR1_CK_NDDR1_CK_P
DDR1_CA<9>DDR1_CA<8>DDR1_CA<7>DDR1_CA<6>
DDR1_CA<4>DDR1_CA<3>DDR1_CA<2>DDR1_CA<1>DDR1_CA<0>
=PP1V2_S2R_H4
DDR0_DQS_P<3>
DDR0_DQS_P<2>
DDR0_DQS_P<1>
DDR0_DQS_P<0>
DDR0_DQS_N<3>
DDR0_DQS_N<2>
DDR0_DQS_N<1>
DDR0_DQS_N<0>
DDR0_DQ<7>DDR0_DQ<6>DDR0_DQ<5>DDR0_DQ<4>
DDR0_DQ<31>DDR0_DQ<30>
DDR0_DQ<3>
DDR0_DQ<29>DDR0_DQ<28>DDR0_DQ<27>DDR0_DQ<26>DDR0_DQ<25>DDR0_DQ<24>DDR0_DQ<23>DDR0_DQ<22>DDR0_DQ<21>DDR0_DQ<20>
DDR0_DQ<2>
DDR0_DQ<19>DDR0_DQ<18>DDR0_DQ<17>DDR0_DQ<16>DDR0_DQ<15>DDR0_DQ<14>DDR0_DQ<13>DDR0_DQ<12>DDR0_DQ<11>DDR0_DQ<10>
DDR0_DQ<1>DDR0_DQ<0>
DDR0_DM<3>DDR0_DM<2>DDR0_DM<1>DDR0_DM<0>
NC_DDR0_CSN<1>DDR0_CSN<0>
NC_DDR0_CKE<1>DDR0_CKE<0>DDR0_CK_NDDR0_CK_P
DDR0_CA<9>DDR0_CA<8>DDR0_CA<7>DDR0_CA<6>DDR0_CA<5>DDR0_CA<4>DDR0_CA<3>DDR0_CA<2>DDR0_CA<1>DDR0_CA<0>
NC_DDR3_CSN<1>DDR3_CSN<0>
NC_DDR3_CKE<1>DDR3_CKE<0>DDR3_CK_NDDR3_CK_P
H4G_DDR3_ZQ
=PP1V2_S2R_H4
DDR3_DQS_N<3>DDR3_DQS_P<3>DDR3_DQS_N<2>DDR3_DQS_P<2>DDR3_DQS_N<1>DDR3_DQS_P<1>DDR3_DQS_N<0>DDR3_DQS_P<0>
DDR3_DM<3>DDR3_DM<2>DDR3_DM<1>DDR3_DM<0>
DDR3_CA<9>DDR3_CA<8>DDR3_CA<7>DDR3_CA<6>DDR3_CA<5>DDR3_CA<4>DDR3_CA<3>DDR3_CA<2>DDR3_CA<1>DDR3_CA<0>
DDR3_DQ<31>DDR3_DQ<30>DDR3_DQ<29>DDR3_DQ<28>DDR3_DQ<27>DDR3_DQ<26>DDR3_DQ<25>DDR3_DQ<24>DDR3_DQ<23>DDR3_DQ<22>DDR3_DQ<21>DDR3_DQ<20>DDR3_DQ<19>DDR3_DQ<18>DDR3_DQ<17>DDR3_DQ<16>DDR3_DQ<15>DDR3_DQ<14>DDR3_DQ<13>DDR3_DQ<12>DDR3_DQ<11>DDR3_DQ<10>DDR3_DQ<9>DDR3_DQ<8>DDR3_DQ<7>DDR3_DQ<6>DDR3_DQ<5>DDR3_DQ<4>DDR3_DQ<3>DDR3_DQ<2>DDR3_DQ<1>DDR3_DQ<0>
NC_DDR2_CSN<1>DDR2_CSN<0>
NC_DDR2_CKE<1>DDR2_CKE<0>DDR2_CK_NDDR2_CK_P
H4G_DDR2_ZQ
=PP1V2_S2R_H4
DDR2_DQS_N<3>DDR2_DQS_P<3>DDR2_DQS_N<2>DDR2_DQS_P<2>DDR2_DQS_N<1>DDR2_DQS_P<1>DDR2_DQS_N<0>DDR2_DQS_P<0>
DDR2_DM<3>DDR2_DM<2>DDR2_DM<1>DDR2_DM<0>
DDR2_CA<9>DDR2_CA<8>DDR2_CA<7>DDR2_CA<6>DDR2_CA<5>DDR2_CA<4>DDR2_CA<3>DDR2_CA<2>DDR2_CA<1>DDR2_CA<0>
DDR2_DQ<31>DDR2_DQ<30>DDR2_DQ<29>DDR2_DQ<28>DDR2_DQ<27>DDR2_DQ<26>DDR2_DQ<25>DDR2_DQ<24>DDR2_DQ<23>DDR2_DQ<22>DDR2_DQ<21>DDR2_DQ<20>DDR2_DQ<19>DDR2_DQ<18>DDR2_DQ<17>DDR2_DQ<16>DDR2_DQ<15>DDR2_DQ<14>DDR2_DQ<13>DDR2_DQ<12>DDR2_DQ<11>DDR2_DQ<10>DDR2_DQ<9>DDR2_DQ<8>DDR2_DQ<7>DDR2_DQ<6>DDR2_DQ<5>DDR2_DQ<4>DDR2_DQ<3>DDR2_DQ<2>DDR2_DQ<1>DDR2_DQ<0>
C10561
2
R10551
2
R10561
2
C10541
2
R10531
2
R10541
2
C10841
2
R10831
2
R10841
2
C10961
2
R10951
2
R10961
2
C10201
2
C10211
2
C10221
2
C10231
2
R10201
2
R10211
2
R10221
2
R102341
2
C10571
2
C10581
2
C10951
2
C10851
2
U0600
G5G6H5H6J5M5M6N6P5P6
P4N4J1K1
K6J6
E12E9C14D6
B14B13
B8C8B7B6C6D7B17C17B16E17
D13
D16E16C15D15E6B5C5E5C4D4
C12
B3C3
D12B11C11B10C9D9
A12
A7
A15
A4
A13
A6
A16
A3
G11
D10M4
E15F15F14E14F13E8F8F7E7F6
F11F12A10A9
F10E13
L5N5G4R5
H2H3
P3R3U3T2U2R4C2D2E2E4
J3
E3F3F4G2R6T4U4V1V2V3
J4
V4V5
K2L2K4K5N2P2
G1
M1
D1
R1
F1
N1
C1
T1
N7
L3E11
U0600
AL6AK6AL7AK7AL8
AL11AK11AK12AL12AK13
AM13AM12AR10AR9
AK9AK8
AD4AG4AA6AK4
AB2AB3
AH3AF4AJ3AJ2AK3AF5Y2W2Y3W4
AC2
Y4AA3AA5AA4AL2AL3AL4AM2AN2AN3
AC4
AL5AK5
AE2AD3AF2AE3AG3AH2
AD1
AJ1
AA1
AM1
AC1
AK1
Y1
AN1
AE7
AE4AL9
AB5AB6AC5AC6AD5AG5AG6AH6AH5AJ6
AH4AJ4AF1AG1
AE6AD6
AM11AL13AM6AK14
AP7AM7
AL10AP13AP14AM14AL14AN14AP4AP3AN4AM4
AP8
AP5AN5AN6AM5AN15AM15AP16AM16AR18AP17
AN8
AN17AM17
AN9AP10AP11AN11AN12AM10
AR7
AR12
AR4
AR15
AR6
AR13
AR3
AR16
AJ12
AM9AE5
051-8773
10.0.0
10 OF 157
8 OF 48
8 45
8 45
8 45
8 45
8 45
8 45
8 45
8 45
8 9 35 8 9 35
8 9 35 8 9 35
8 35
46
46
8 35
46
46
46
46
8 35
46
46
8 35
(9 OF 12)
VDDVDD
VDDIO18_GPIO
VDDIO18_UART1_TXD0
VDD_CPU
VDDIOD
VDDIOD7
VDDIOD6
VDDIOD5VDDIOD4VDDIOD3VDDIOD2VDDIOD1VDDIOD0
VDDIO18_XO0
VDDIO18_FUSE0_FSRC
VDDIO18_UART2_TXD
VDDIO30_USB11
VDDIO30_GPIO_3V0VDDIO30_DP_HPDVDDIO30_CFSB
(10 OF 12)
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
TABLE_ALT_ITEM
FMI0-1 88MA
FMI2-3 88MA
1000MA
160MA
44MA
FMI2-3_CEN 2MA
ISP FLASH, SPI3 3MA
UART4 ?MA
GPIO30-39 4MA
2300MA
3800MA
SPI1 1MA
I2C2 1MA
C1100, C1102, C1103, C1117,C1121, C1122, C1124, C1153,C1154, C1155, C1156, C1158,C1191, C1615, C1621, C1715,C1721
10%1UF
402CERM6.3V
10%1UF
402CERM6.3V 6.3V
X5R0201
0.22UF20%
6.3VX5R0201
0.22UF20%
402
10%1UF
CERM6.3V
6.3VX5R0201
0.22UF20%
6.3VX5R0201
0.22UF20%
6.3VX5R0201
0.22UF20%
603
10UF
X5R6.3V20%
0610
20%4V
X5R-CERM
4.3UF
603
10UF
X5R6.3V20%
0610
20%4V
X5R-CERM
4.3UF
01005
10%6.3VX5R
0.01UF
01005
10%6.3VX5R
0.01UF
01005
10%6.3VX5R
0.01UF
01005
10%6.3VX5R
0.01UF
01005
0.01UF
X5R6.3V10%
0201
0.22UF
X5R6.3V20%
0201
20%6.3VX5R
0.22UF
0201
20%6.3VX5R
0.22UF
0201
20%6.3VX5R
0.22UF
0201
0.22UF
X5R6.3V20%
0201
0.22UF
X5R6.3V20%
01005
10%0.01UF
6.3VX5R
4.3UF
0610
4VX5R-CERM
20%
10UF
603
6.3VX5R
20%
X5R-CERM0610
4.3UF4V20%
0201
20%6.3VX5R
0.22UF
0402-1CERM-X5R
10UF6.3V20%
0201
0.22UF
X5R6.3V20%
6.3VX5R
0201
0.22UF20%
56PF5%
NP0-C0G01005
6.3V
6.3VX5R0201
0.22UF20%
6.3VX5R0201
0.22UF20%
6.3VX5R0201
0.22UF20%
6.3VX5R0201
0.22UF20%
0
5%
NAND_IO_1V8
MF1/20W
201NAND_IO_3V3
MF1/20W
0
5%
201
H4GFCBGA
OMIT
FCBGAH4G
OMIT
01005
5%6.3V
NP0-C0G
56PF
01005
56PF
NP0-C0G6.3V5%
01005NP0-C0G
5%56PF6.3V
01005NP0-C0G
5%56PF6.3V
01005NP0-C0G
5%56PF6.3V
01005NP0-C0G
5%56PF6.3V
56PF5%
NP0-C0G01005
6.3V
6.3VX5R
0201
0.22UF20%
0610
20%4V
X5R-CERM
4.3UF
0610
20%4V
X5R-CERM
4.3UF
0201
0.22UF
X5R6.3V20%
6.3VX5R
0201
0.22UF20%
0201
0.22UF
X5R6.3V20%
4VX5R-CERM
0610
4.3UF20%
6.3VX5R
0201
0.22UF20%
0610
20%4V
X5R-CERM
4.3UF
603
10UF6.3VX5R
20%
0610
4.3UF
X5R-CERM4V20%
0201
0.22UF
X5R6.3V20%
0201
20%6.3VX5R
0.22UF
0201
20%6.3VX5R
0.22UF
01005
10%6.3VX5R
0.01UF
6.3VX5R
0201
0.22UF20%
0201
0.22UF
X5R6.3V20%
6.3VX5R
0201
0.22UF20%
6.3VX5R
0201
0.22UF20%
0610
4.3UF
X5R-CERM4V20%
6.3VX5R
0201
0.22UF20%
6.3VX5R
0201
0.22UF20%
6.3VX5R
0201
0.22UF20%
6.3VX5R
0201
0.22UF20%
6.3VX5R
0201
0.22UF20%
6.3VX5R
0201
0.22UF20%
X5R-CERM4V
0610
4.3UF20%
0610
4V
4.3UF
X5R-CERM
20%4.3UF
X5R-CERM4V
0610
20%
6.3V
56PF5%
NP0-C0G0100501005
NP0-C0G
5%56PF6.3V
6.3VX5R0201
0.22UF20%
138S0657138S0702 QTY 17 RADAR:8837828C1100,C1102
SYNC_MASTER=MIKE SYNC_DATE=N/A
AP: POWER
=PPVDD_SOC_H4
=PPVDD_CPU_H4
=PPVDD_SOC_H4
=PP1V2_VDDIOD_H4
=PP3V0_VDDIOD_H4
MAX_NECK_LENGTH=3 MM
VOLTAGE=1.8V
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.1MMMIN_LINE_WIDTH=0.2MM
PPIO_NAND_H4
=PP1V8_VDDIOD_H4
=PP1V8_VDDIO18_H4
=PP3V0_IO_H4
=PP1V8_NAND_H4
=PP3V3_NAND_H4
C11971
2
C1196 1
2
C1192 1
2
C11951
2
C1124 1
2
C1132 1
2
C1131 1
2
C1122 1
2
C1121 1
2
C1130 1
2
C1129 1
2
C1191 1
2
C11941
2
C1103 1
2
C1102 1
2
C1111 1
2
C1110 1
2
C1109 1
2
C1104 1
2
C1108 1
2
C11591
2
C11601
2
C11611
2
C11621
2
C11631
2
C11641
2
C11651
2
C11661
2
C1154 1
2
C1155 1
2
C1156 1
2
C1152 1
2
C1151 1
2
C11841
2
C11701
2
C11711
2
C11741
2
C11731
2
C11721
2
C11831
2
C11811
2
C11821
2
C1101 1
2
C1100 1
2
C1123 1
2
C1117 1
2
C1105 1
2
C1107 1
2
C1106 1
2
C1126 1
2
C1125 1
2
C1135 1
2
C1134 1
2
C1133 1
2
C1138 1
2
C1137 1
2
C1136 1
2
C1150 1
2
C1153 1
2
C1157 1
2
C1158 1
2
C11751
2
C11901
2
C1193 1
2
C11771
2
C11761
2
C11991
2
C11981
2
R11001 2
R11011 2
U0600
AA9AA11
AC11
U25U27V10V12V14V16W9W11W13W15
AD10
W17Y10Y12Y14Y16
AE11AF10AF11AF12AG10AG11AG12AG13
AA13
J13J15J17J19J21J23J25J27K12K14
AA15
K16K18K20K22K24K26L9L11L13L15
AA17
L17L19L21L23L25L27M10M12M14M16
AB10
M18M20M22M24M26N9N11N13N15N17
AB12
N19N21
N23N25N27P10P12P14P16P18AB14P20P22P24P26R9R11R13R15R17R19
AB16
R21R23R25R27T10T12T14T16T18T20
AC9
T22T24T26U11U13U15U17U19U21U23
U0600
AA19AA21
AC19AC21AC23AC25AC26AC27AD18AD20AD22AD24
AA23
AD26AE19AE21AE23AE25AE27V18V20V22V24
AA25
V26W19W21W23W25W27Y18Y20Y22Y24
AA27
Y26
AB18AB20AB22AB24AB26
N29AJ17AJ22AJ25AJ26T8V28
V8AF15AJ28M29N28
Y8AH20AK20AL19AK30AH29AE29AF29AB29AC29
AA7AB7
AJ10AJ11G7G8G9G10G12G13G14G15
AC7
G16H7J7K7L7M7P7R7
AD7AF7AG7AH7AJ7AJ8AJ9
C1140 1
2
C1141 1
2
C11421
2
C11441
2
C11431
2
C11451
2
C11461
2
051-8773
10.0.0
11 OF 157
9 OF 48
9 35
35
9 35
8 35
35
6 45
5 35
35
7 35
35
35
IN
OUT
OUT
OUT
IN
IN
OUT
OUT
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
01010100
J2A DEVJ2A AP
1111 RESERVED
1101 FMI0/1 4/4 CS
010
CURRENT SETTING ->
001
011EVTPROTO 2
100
0100 FMI0 2CS
0010 SPI0 W/TEST0011 SPI1 W/TEST
0000 SPI0
0101 FMI0 4CS
0111 RESERVED1000 FMI1 2 CS
BOOT_CONFIG[3:0]
0110 FMI0 4CS W/TEST
1010 FMI1 4CS W/TEST1001 FMI1 4 CS
1100 FMI0/1 2/2 CS
FOR REFERENCE
0001 SPI1
PROTO 1 CHINAPROTO 1 LOCAL
3. READ
BOARD REVISION
PROTO 0000
BRD_REV[2-0]
1110 FMI0/1 4/4 CS W/TEST
2. ENABLE PU AND DISABLE PD1. SET GPIO AS INPUT
S/W READ FLOW
0001
J2 DEVJ2 AP
J1 AP0000
BOARD_ID[2]
BOARD_ID[1]
BOARD_ID[0]
BOARD_ID[3-0]
J1 DEV
BOARD_ID_3
BOARD IDDEVELOPMENT_JTAG
2-WIRE DAP SCAN DUMP
JTAG_DAP
PRODUCTION
3. READ
3. READ
JTAG_DAPDEVELOPMENT_JTAG
S/W READ FLOW
JTAG
I2C PULL-UPS
00100011
1. SET GPIO AS INPUT
111011011100
FMI0/1 4/4 CS
BOOT_CONFIG[3-0]
BOOT_CONFIG[3] (GPIO29)
BOOT_CONFIG[0] (GPIO18)
BOARD_ID[3]
2. DISABLE PU AND ENABLE PDFMI0/1 4/4 CS WITH TEST
FMI0/1 2/2 CS
BOOT_CONFIG[1] (GPIO25)
BOOT_CONFIG[2] (GPIO28)
S/W READ FLOW
BOOT CONFIG ID
2. DISABLE PU AND ENABLE PD
DEVELOPMENT_JTAG_TAP
1. SET GPIO AS INPUT
MF5%
010051/32W
10K
J2
4 42
4 42
4 10 42 45
11 27 43
11 27 43
11 27 43
4
4 10 42 45
201
5%1/20W
10K
MF5%1/20W
10K
201MF
1/32WMF5%
01005
10K
NOSTUFF
5%
010051/32WMF
DEV
10K
J2A
1/32W
10K
MF5%
01005
SHORT-01005NOSTUFF
SHORT-01005NOSTUFF
NOSTUFF SHORT-01005
100K
MF1/32W
01005
5%
01005
5%
MF1/32W
10K
1.00K5%1/32WMF01005
1.00K5%1/32WMF01005
1.00K1/32WMF01005
5%5%
01005MF1/32W
1.00K5%1/32WMF01005
1.00K5%1/32WMF
1.00K
01005
NOSTUFF
201
5%MF1/20W
10K
JTAG_DAP
100
DEVELOPMENT_JTAG_TAP
1/32W
0.00
0%MF
01005
1/32W
0.00
0%MF
DEVELOPMENT_JTAG_TAP
01005100
JTAG_DAP
1/32W
0.00
0%MF
DEVELOPMENT_JTAG_TAP
01005
1/20W
10K
MF201
5%
201MF1/20W5%10K
NOSTUFF
MF
10K
201
5%1/20W
SYNC_DATE=N/A
AP: MISC & ALIASESSYNC_MASTER=ALEX
=PP1V8_H4
PP3V0_SENSOR_FLT
I2C0_SCL_1V8
I2C1_SDA_1V8
I2C2_SDA_3V0_ALS
I2C1_SCL_1V8
AP_TESTMODE
BOARD_ID_1
BOOT_CONFIG_1
BOOT_CONFIG_2
=PP1V8_H4
=PP1V8_H4
BOOT_CONFIG_0
BOOT_CONFIG_3
JTAG_AP_TRST_L
AP_FAST_SCAN_CLK
VIDEO_EMI_C_Y
VIDEO_EMI_Y_PR
VIDEO_EMI_CVBS_PB
JTAG_AP_TDO
JTAG_AP_TDI
JTAG_AP_TRST_L
AP_TST_STPCLK
JTAG_AP_SEL
AP_HOLD_RESET
USB_AP_VBUS1
BOARD_ID_2
I2C2_SCL_3V0_ALS
I2C0_SDA_1V8
BOARD_ID_0
GPIO42_BRD_REV2GPIO41_BRD_REV1GPIO40_BRD_REV0
R12051
2
R12021
2 R12101 2
R12121 2
R12131 2
R12111 2
R12141 2
R12071
2
R12081
2
R12091
2
R12011
2
R12001
2
R12031
2
R12061
2
R12041
2
XW1201 1 2
XW1200 1 2
XW1202 1 2
R12601 2
R12611 2
R07061
2
R07051
2
R07041
2
R07031
2
R07021
2
R07011
2
051-8773
10.0.0
12 OF 157
10 OF 48
4 7 10 35
24 26 45
5 19 22 37 42
5 25 42
24 25 42
5 25 42
4
5
5
5
4 7 10 35
4 7 10 35
5
5
4
4
4
4
5
24 25 42
5 19 22 37 42
5
5
5
5
RX_VHIGH/USB_2D+TX_VHIGH/USB_2D-
CH.3_OUTCH.2_OUTCH.1_OUT
VID_EN
USB_1D-USB_1D+
SEL
DGNDAGND
CH.1_INCH.2_INCH.3_IN
USB_D-USB_D+
RX_VLOWTX_VLOW
VA_1
VDH
VA_0
VDL
OUT
OUT
OUT
OUT
INOUT
IN
BI
BI
BI
BI
IN
IN
IN
IN
IN
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
TABLE_ALT_ITEM
CVBSIN
BB USB <-> H4P FS USBDOCK_BB_EN = 0:DOCK_BB_EN = 1: BB USB <-> DOCK SERIALNOTE:
H4P UART0 <-> DOCK SERIAL
NOTE: PLACE R0960-62 NEAR U0900
CIN
YIN
~15MA
THS7380IZSYRUCSP
CRITICAL
10 27 43
10 27 43
75
1/20WMF
1%
201
JTAG_DAP
201MF
1%
75
JTAG_DAP
1/20W
201
1%
MF
75
JTAG_DAP
1/20W
10 27 43
6.3V
0.1UF10%
X5R201
MF
100K5%
1/32W
01005
27 42
27 42 15 42
15 42
30 42
30 42
4 42
4 42
7 43
7 43
7 43
01005
6.3V5%
NP0-C0G
56PF6.3V
0.1UF10%
X5R201
100K5%
MF01005
1/32W
5
37
1/32W
01005
5%1.00M
MF
RADAR:9009078U1300343S0539 343S0520
AP: VIDEO BUFFER,BB USB MUXESSYNC_DATE=12/10/2010SYNC_MASTER=CHOPIN
=PP3V0_VIDEO_BUF
BUF_C_Y
USB11_ACC_RX_P
=PP3V2_S2R_USBMUX
BUF_Y_PR
PORT_DOCK_VIDEO_AMP_EN
DAC_AP_OUT1
DAC_AP_OUT3DAC_AP_OUT2 VIDEO_EMI_CVBS_PB
VIDEO_EMI_Y_PR
VIDEO_EMI_C_YUSB11_MUX_D0_N
DOCK_BB_EN
BUF_CVBS_PB
USB11_MUX_D0_P
USB11_ACC_TX_N
USB_BB_D_NUSB_BB_D_P
UART0_MUX_RXDUART0_MUX_TXD
U1300
B2
B3
A3 A2A4 A1B4 B1
D3
E3
E1E4
C2
D1D4
F1F2
F4F3
C1
C4
E2
D2
C3
R13601 2
R13611 2
R13621 2
C13701
2
R13721
2
C1301 1
2
C1300 1
2
R13201
2
R13151
2
051-8773
10.0.0
13 OF 157
11 OF 48
35
43
35
43
43
TP
TP
TP
TP
TP
TP
TP
TP
TP
TP
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IO0-1
IO7-1IO6-1
IO3-1IO4-1IO5-1
IO1-1IO2-1
IO7-0
IO5-0IO6-0
IO4-0
IO2-0IO3-0
IO1-0IO0-0
VCC
CLE1CE1*
CLE0CE0*
WE0*ALE0
RE0RE0*
DQS0*
R/B0*
DQS0
ALE1WE1*
RE1RE1*
DQS1DQS1*
R/B1*
ZQ
VREF
VSSQVSS
VCCQVDDI
TMSCTCKC
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IO0-1
IO7-1IO6-1
IO3-1IO4-1IO5-1
IO1-1IO2-1
IO7-0
IO5-0IO6-0
IO4-0
IO2-0IO3-0
IO1-0IO0-0
VCC
CLE1CE1*
CLE0CE0*
WE0*ALE0
RE0RE0*
DQS0*
R/B0*
DQS0
ALE1WE1*
RE1RE1*
DQS1DQS1*
R/B1*
ZQ
VREF
VSSQVSS
VCCQVDDI
TMSCTCKC
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
BI
NC
NC
NC
NC
NC
NC
NC NC
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
LEAVE VREF AS TP FOR MLB
DO NOT PLACE IN NAND SINGLE PCS SHIELD CAN AREA
TEST POINTS
LEAVE VREF AS TP FOR MLB
10UF
CERM-X5R0402-1
6.3V20%
CERM402-LF
2.2UF6.3V20%
0.1UF10%
201
6.3VX5R
6 12 44
6 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 44
6 12 44
6 12 44
6 12 44
6 12 44
MF1/20W1%243
201
0.1UF10%
201
6.3VX5RCERM-X5R
0402-1
10UF6.3V20%
0402-1CERM-X5R
10UF6.3V20%
0402-1CERM-X5R6.3V20%10UF
LGA
OMIT
XXNM-XGBX8-MLC-PPN1.5-ODP
6.3VX5R0201-MUR
1.0UF20%
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
MF1/20W5%1K
NOSTUFF
201
1K5%1/20WMF
NOSTUFF
201
0402-1CERM-X5R
10UF6.3V20%
402-LFCERM
2.2UF6.3V20%
0.1UF10%
201
6.3VX5R
0.1UF10%
201
6.3VX5RCERM-X5R
0402-1
10UF6.3V20%
CERM-X5R0402-1
10UF6.3V20%
0402-1CERM-X5R
10UF6.3V20%
6 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
OMIT
XXNM-XGBX8-MLC-PPN1.5-ODP
LGA
MF1/20W1%243
201
6.3VX5R
1.0UF20%
0201-MUR
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
MF1/20W5%1K
NOSTUFF
201
1K
MF
5%1/20W
NOSTUFF
201
0.22UF6.3VX5R0201
20%0.22UF6.3VX5R0201
20%
0.22UF6.3VX5R0201
20%0.22UF6.3VX5R
20%
0201
0.22UF6.3VX5R0201
20%0.22UF6.3VX5R0201
20%
0.22UF6.3VX5R0201
20%0.22UF6.3VX5R0201
20%
5%1/32WMF01005
100K
01005MF
1/32W5%
100K
NAND_IO_3V3
MF1/20W
0
5%
201
MF
0
5%
NAND_IO_1V8
201
1/20W
6.3VX5R0201-MUR
20%1.0UF
6.3VX5R0201-MUR
1.0UF20%
SYNC_DATE=N/A
NANDSYNC_MASTER=MIKE
FMI0_AD<0>
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.1MMMIN_LINE_WIDTH=0.2MMVOLTAGE=1.8V
PPVCCQ_NAND
=PP3V3_NAND
MIN_NECK_WIDTH=0.1MM
VOLTAGE=3.3V
MAX_NECK_LENGTH=3MM
PPVDDI_NAND_U1400
NET_SPACING_TYPE=PWR
MIN_LINE_WIDTH=0.2MM
FMI1_AD<0>
FMI0_ALEFMI0_WE_L
=PP3V3_NAND
VOLTAGE=3.3VMIN_LINE_WIDTH=0.2MM
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3MM
MIN_NECK_WIDTH=0.1MM
PPVDDI_NAND_U1410
PPVCCQ_NAND
VOLTAGE=1.8V
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.1MMMIN_LINE_WIDTH=0.2MM
MAX_NECK_LENGTH=3 MM
FMI1_RE_N
FMI0_RE_N
FMI0_AD<1>
=PP1V8_NAND
FMI0_AD<7>
FMI1_CLE
FMI0_RE_N
FMI0_AD<2>FMI0_AD<1>
FMI1_AD<2>FMI1_AD<1>FMI1_AD<0>
FMI0_AD<7>FMI0_AD<6>FMI0_AD<5>FMI0_AD<4>
FMI0_AD<0>FMI0_ALEFMI0_CLE
FMI0_WE_L
FMI0_CE1_LFMI0_CLEFMI0_ALEFMI0_WE_L
FMI0_RE_N
FMI1_CLEFMI1_ALEFMI1_WE_L
FMI1_RE_N
FMI1_DQS_P
TP_VREF_SLOT1
FMI_ZQ_U1410FMI_TCKC_U1400
FMI1_DQS_P
FMI1_ALE
FMI0_DQS_P
FMI0_CE0_L
FMI1_CE0_L
FMI0_AD<0>
FMI0_AD<3>FMI0_AD<2>
FMI0_AD<4>
FMI1_AD<5>FMI1_AD<4>FMI1_AD<3>
FMI1_AD<6>FMI1_AD<7>
FMI1_AD<1>FMI1_AD<0>
FMI0_AD<5>
FMI0_CLE
FMI1_AD<2>
FMI1_RE_N
FMI1_ALE
FMI1_WE_L
FMI1_CLE
FMI_TMSC_U1400
FMI0_AD<6>
FMI1_AD<5>
FMI_ZQ_U1400
TP_VREF_SLOT0
FMI1_WE_L
FMI_TMSC_U1410FMI_TCKC_U1410
FMI1_AD<7>FMI1_AD<6>
FMI1_CE1_L
FMI0_DQS_P
NAND_SLOT1_RDYBSY_L
FMI1_AD<4>FMI1_AD<3>
FMI0_AD<3>
NAND_SLOT0_RDYBSY_L
=PP3V3_NAND
TP14001
TP14011
TP14021
TP14031
TP14041
TP14051
TP14061
TP14071
TP14081
TP14091
C14321
2
C14311
2
C14301
2
R14741
2
C14241
2
C14221
2
C14211
2
C14201
2
U1410C1
D2
A5
C5
A3
C3
H4F4
M4K4
G3
G1
H2
J1
J3
L1
K2
N3
L5
N5
K6
L7
J5
J7
H6
G7
E5
E7
B4C7
D4D6
OA0OB0
B6F2M6
N1N7OC8
OD8
OE0
OF8
G0OA8
OB8
G5
B2
F6
L3
A7
M2
OC0
OD0
OE8
OF0
G8
E3
E1
A1
C14701
2
R14731
2
R14721
2
C14121
2
C14111
2
C14101
2
C14041
2
C14021
2
C14011
2
C14001
2
U1400C1
D2
A5
C5
A3
C3
H4F4
M4K4
G3
G1
H2
J1
J3
L1
K2
N3
L5
N5
K6
L7
J5
J7
H6
G7
E5
E7
B4C7
D4D6
OA0OB0
B6F2M6
N1N7OC8
OD8
OE0
OF8
G0OA8
OB8
G5
B2
F6
L3
A7
M2
OC0
OD0
OE8
OF0
G8
E3
E1
A1
R14541
2
C14501
2
R14531
2
R14521
2
C14131
2
C14141
2C14341
2
C14331
2
C14061
2
C14051
2
C14261
2
C14251
2
R14551
2
R14751
2
R14011 2
R14001 2
C14511
2
C14711
2
051-8773
10.0.0
14 OF 157
12 OF 48
12 45
12 35
45
6 12 44
12 35
12 45
6 12 44
35
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
6 12 44
12 35
CK_1
DQ13_2DQ14_2
DQ2_2DQ1_2DQ0_2
CKB_2CKE_2
DQ21_1
DQ12_1DQ11_1DQ10_1
DQ0_1DQ1_1DQ2_1DQ3_1DQ4_1DQ5_1
CSB_1
CKE_1CKB_1
CA9_1CA8_1CA7_1CA6_1CA5_1CA4_1CA3_1CA2_1CA1_1CA0_1
DQSB2_1DQS2_1
DQ20_1DQ19_1
DQ22_1DQ23_1
DQ18_1
DQ16_1DQ17_1
DQ15_1DQ14_1DQ13_1
DQ9_1
DQ7_1DQ8_1
DQ6_1
DQ24_1
DQ31_1DQ30_1
DQ31_2
DQ29_2DQ30_2
DQ28_2
DQ26_2DQ27_2
DQ25_2DQ24_2DQ23_2
DQ21_2DQ22_2
DQ20_2DQ19_2DQ18_2DQ17_2DQ16_2DQ15_2
DQ12_2DQ11_2DQ10_2
DQ8_2DQ9_2
DQ6_2DQ7_2
DQ5_2DQ4_2DQ3_2
DQSB3_2DQS3_2
CA7_2CA8_2CA9_2
CK_2
DQS1_2
VREFCA_1 VREFCA_2VREFDQ_1 VREFDQ_2
ZQ_1 ZQ_2
DQSB3_1
DQSB2_2
DQSB1_2DQSB1_1
DQSB0_2DQSB0_1
DQS3_1
DQS2_2
DQS1_1
DQS0_2DQS0_1
DQ29_1DQ28_1DQ27_1DQ26_1DQ25_1
CA6_2CA5_2CA4_2CA3_2CA2_2CA1_2CA0_2
DM0_1DM1_1DM2_1DM3_1
CSB_2
DM0_2DM1_2DM2_2DM3_2
DDR_1
DDR_2
SYM 1 OF 2
VDD1_3
VDD1_1 VSS55
VSS51
VSS6VSS49VSS4VSS3
VDDQ33
VDDCA1VDDCA2
VSS46
VDD1_0
VDD1_8
VDD1_5VDD1_6VDD1_7
VSS52
VSS0
VSS2
VSS7
VSS9VSS10
VSS13
VSS18
VSS20
VSS32VSS33VSS34
VSS42VSS43VSS44
VSS29VSS28VSS27VSS26VSS25
VSS23VSS22
VSS47
VSS53
VSS48
VSS50
VSS1VSS12
VDD1_11
VDD2_3VDD2_2
VDD1_2
VDD2_6VDD2_7
VDD2_13VDD2_14
VDD2_16
VDDQ27VDDQ32VDDQ31VDDQ
VDDQ6
VDDQ23VDDQ30
VDDQ22
VDDQ16VDDQ34
VDDQ17VDDQ21VDDQ19
VDDQ24VDDQ20
VDDQ28
VDDCA3VDDCA4VDDCA5VDDCA6VDDCA7VDDCA8
VDD2_1
VDDQ26VDDQ25
VSS24
VDD2_9VDD2_8
VDDQ1
VDD1_9VDD1_10
VDDCA9VDDCA10
VDDQ29
VDDQ3
VDD1_4
VDD2_5VDD2_4
VDD2_15
VSS41VSS40VSS39VSS54
VSS36VSS35
VDD2_10VDD2_11VDD2_12
VSS45
VDD2
VDDQ
VDDCA
VDD1
VSS
SYM 2 OF 2
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
6.3VX5R
0201
0.22UF20%
6.3VX5R
0201
0.22UF20%
XXXMBBGA
H4G-DRAM
OMIT
XXXMBH4G-DRAM
BGA
OMIT
4.3UF4V
X5R-CERM0610
20%
603
10UF6.3VX5R
20%56PF
NP0-C0G01005
5%6.3V
6.3VX5R
0201
0.22UF20%
56PF
NP0-C0G01005
5%6.3V
0.01UF10%
01005
6.3VX5R
6.3VX5R
0201
0.22UF20%
10V10%
0.01UF
X5R201
01005
0.01UF10%
6.3VX5R
6.3VX5R
0201
0.22UF20%
6.3VX5R
0201
0.22UF20%
1UF10%
CERM402
6.3V
10%
CERM
1UF
402
6.3V
CERM
10%1UF
402
6.3V
402
10%
CERM
1UF6.3V
X5R-CERM4V
0610
4.3UF20%
10UF
603
6.3VX5R
20%
603
10UF6.3VX5R
20%
NP0-C0G01005
56PF5%
6.3V6.3VX5R
0201
0.22UF20%
6.3VX5R
0201
0.22UF20%6.3V
X5R0201
0.22UF20%
10%
01005
0.01UF6.3VX5R
5%56PF
01005NP0-C0G
6.3V
0.01UF
01005
10%6.3VX5R
6.3VX5R
0201
0.22UF20%
10%
402CERM
1UF6.3V
6.3VX5R
0201
0.22UF20%
10%
402CERM
1UF6.3V
6.3VX5R
0201
0.22UF20%
603
10UF6.3VX5R
20%
MF1/20W1%240
201MF1/20W1%240
201
2.21K1%1/32WMF01005
NOSTUFF
10%
01005
0.01UF6.3VX5R
01005MF
2.21K1%1/32W
01005MF
1%1/32W
2.21K
NOSTUFF
10%
01005
0.01UF6.3VX5R
01005
2.21K1%
MF1/32W
01005MF
1%1.00K1/32W
NOSTUFF
10%
01005
0.01UF6.3VX5R
01005
1%1/32W
1.00K
MF
01005
1/32WMF
1%1.00K
NOSTUFF
0.01UF10%
01005
6.3VX5R
0.01UF10%
01005
6.3VX5R
01005
1.00K
MF
1%1/32W
NOSTUFF
0.01UF
01005
10%6.3VX5R
0.01UF
01005
10%
NOSTUFF
6.3VX5R
0.01UF
01005
10%
NOSTUFF
6.3VX5R
0.01UF
01005
10%
NOSTUFF
6.3VX5R
6.3VX5R
0201
0.22UF20%
SYNC_MASTER=MIKE
DDR 0 AND 1SYNC_DATE=06/21/2010
PPVREF_DDR0_CA
NET_SPACING_TYPE=PWRMIN_LINE_WIDTH=0.3MMMIN_NECK_WIDTH=0.2MM
PPVREF_DDR0_CA
MAX_NECK_LENGTH=3 MM
VOLTAGE=0.6V
PPVREF_DDR0_DQ
NET_SPACING_TYPE=PWR
PPVREF_DDR0_DQ
VOLTAGE=0.6VMIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.3MM
MAX_NECK_LENGTH=3 MM
PPVREF_DDR1_CA
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MMMIN_LINE_WIDTH=0.3MM
VOLTAGE=0.6VMIN_NECK_WIDTH=0.2MM
PPVREF_DDR1_CA
PPVREF_DDR1_DQNET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MMMIN_LINE_WIDTH=0.3MMMIN_NECK_WIDTH=0.2MMVOLTAGE=0.6V
PPVREF_DDR1_DQ
DDR1_DM<3>DDR1_DM<1>
DDR0_DQ<8>
=PP1V2_VDDQ_DDR
DDR0_DQ<30>
DDR0_DQ<27>
DDR1_DQ<5>
DDR0_DQ<1>DDR0_DQ<2>DDR0_DQ<3>DDR0_DQ<4>DDR0_DQ<5>DDR0_DQ<6>
DDR0_DQ<10>
DDR0_DQ<13>
DDR0_DQ<24>DDR0_DQ<25>DDR0_DQ<26>DDR0_DQ<28>
DDR0_DQ<12>DDR0_DQ<11>
DDR0_DQ<0>
DDR0_DM<2>DDR0_DM<3>
DDR0_DM<0>
DDR0_DQ<7>
DDR0_DQS_N<2>
=PP1V2_S2R_DDR
DDR1_DQ<30>
DDR1_DQ<26>
DDR0_DQ<18>
DDR1_DQ<25>
DDR0_DQ<14>
DDR0_DQ<9>DDR0_DQ<15>
DDR1_DQ<7>DDR1_DQ<6>
DDR1_DQ<4>DDR1_DQ<3>DDR1_DQ<2>DDR1_DQ<1>DDR1_DQ<0>
DDR1_DQ<8>DDR1_DQ<9>DDR1_DQ<10>DDR1_DQ<11>DDR1_DQ<12>DDR1_DQ<14>
DDR1_DQ<15>DDR1_DQ<13>
DDR0_DQS_P<3>
=PP1V2_S2R_DDR
=PP1V8_S2R_DDR
DDR1_DQS_P<0>
DDR1_DQS_N<1>=PP1V2_VDDQ_DDR
=PP1V2_VDDQ_DDR
=PP1V2_S2R_DDR
=PP1V2_S2R_DDR
DDR0_CSN<0>
DDR1_DM<2>
DDR1_DM<0>
DDR0_CA<0>DDR0_CA<1>DDR0_CA<2>DDR0_CA<3>DDR0_CA<4>DDR0_CA<5>DDR0_CA<6>
DDR1_DQ<17>DDR1_DQ<18>DDR1_DQ<19>DDR1_DQ<20>DDR1_DQ<21>
DDR1_DQS_P<1>
DDR1_DQS_P<2>
DDR1_DQS_N<0>
DDR0_DQS_N<1>
DDR0_DQS_N<3>
DDR1_DQS_N<2>
DDR0_ZQDDR1_ZQ
DDR0_CK_P
DDR0_CA<9>DDR0_CA<8>DDR0_CA<7>
DDR0_DQS_P<2>
DDR0_DQ<29>
DDR0_DQ<31>
DDR0_DQ<23>DDR1_DQ<22>DDR1_DQ<23>
DDR1_DQ<16>
DDR1_DQ<24>
DDR1_DQ<31>
DDR1_DQ<27>DDR1_DQ<28>
DDR1_DQS_P<3>DDR1_DQS_N<3>
DDR1_CA<0>DDR1_CA<1>
DDR1_CA<4>DDR1_CA<5>DDR1_CA<6>DDR1_CA<7>DDR1_CA<8>DDR1_CA<9>
DDR1_CK_NDDR1_CKE<0>
DDR1_CSN<0>
DDR1_DQ<29>
DDR0_CKE<0>DDR0_CK_N
DDR1_CK_P
DDR0_DM<1>
DDR1_CA<3>DDR1_CA<2>
DDR0_DQ<16>DDR0_DQ<22>DDR0_DQ<19>
DDR0_DQ<20>DDR0_DQ<17>
DDR0_DQS_P<1>
DDR0_DQS_N<0>DDR0_DQS_P<0>
DDR0_DQ<21>
C1622 1
2
C1621 1
2
C1620 1
2
C16231
2
C16131
2
C1619 1
2
C1605 1
2
C1612 1
2
C1618 1
2
C1604 1
2
C1611 1
2
C1610 1
2
C16171
2
C1603 1
2
C1616 1
2
C1602 1
2
C1615 1
2
C1601 1
2
C1614 1
2
C1609 1
2
C16081
2
C16071
2
C1606 1
2
C1631 1
2
C1635 1
2
C1630 1
2
C16341
2
C1629 1
2
C16331
2
C1628 1
2
C1632 1
2
C1627 1
2
R16201
2
R16211
2
R16051
2
C16501
2
R16061
2
R16511
2
C16521
2
R16521
2
R16531
2
C16541
2
R16541
2
R16551
2
C16561
2
R16561
2
C16601
2
C16621
2
C16631
2
C16611
2
C1626 1
2
C1625 1
2
C16241
2
U1600T15 G16U15 G17U14 H17V14 H18T13 J16T9 N16U9 N17U8 P17V8 P18T7 R16
U12 K17U11 L17V13 J18
U13 J17
C12 K3B10 M2B16 G4D7 T2
C15 G3
B8 P5C8 P4D8 P3E8 P2B7 R4C7 R3B18 B2C18 C2D18 D3E18 D2
D15 G2
B17 E4D17 E3E17 E2E16 F2B6 T5B5 U5C5 U4D5 U2B4 V5C4 V4
B14 H5
B3 V3C3 V2
C14 H4D14 H3E14 H2B13 J3C13 J2C9 N4D9 N3
D13 J4
D10 M4
C16 F4
D6 T3
D12 K4
C10 M3
D16 F3
C6 T4
U10 M17D11 L4
U7 R17
U1600A2B1
W17U19
B11F17L2M16T10U18V17V6
E11
W5W16W19W18V19A3T19
E19L5M18U17T18V10V16V18
F18
T8
H16K16L16P16T11T12T14V7
E1U1
J5K2
N2R5
A8
A10
A14
A13
C17
C19
H1
E10E15
B12
U3
W3M1
P1
A17
D4
A16
A1D19
E12E13
F16
A4
G18
J1K18K5L18L3M5N18N5
A6
R18R2T1T17U16
U6
B15
V11V12V15T6V9W1W4
A18
B19
C1
E7
G5
T16
V1
W2
A19
B9C11
D1
051-8773
10.0.0
16 OF 157
13 OF 48
13 44 45
13 44 45
13 44 45
13 44 45
13 44 45
13 44 45
13 44 45
13 44 45
8 44
8 44
8 44
13 14 35
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 40 44
8 44
8 44
8 44
8 44
8 44
13 14 35
8 44
8 44
8 44
8 44
8 40 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
13 14 35
14 35
8 44
8 44 13 14 35
13 14 35
13 14 35
13 14 35
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 40 44
8 44
8 44
44 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 40 44
8 40 44
8 44
CK_1
DQ13_2DQ14_2
DQ2_2DQ1_2DQ0_2
CKB_2CKE_2
DQ21_1
DQ12_1DQ11_1DQ10_1
DQ0_1DQ1_1DQ2_1DQ3_1DQ4_1DQ5_1
CSB_1
CKE_1CKB_1
CA9_1CA8_1CA7_1CA6_1CA5_1CA4_1CA3_1CA2_1CA1_1CA0_1
DQSB2_1DQS2_1
DQ20_1DQ19_1
DQ22_1DQ23_1
DQ18_1
DQ16_1DQ17_1
DQ15_1DQ14_1DQ13_1
DQ9_1
DQ7_1DQ8_1
DQ6_1
DQ24_1
DQ31_1DQ30_1
DQ31_2
DQ29_2DQ30_2
DQ28_2
DQ26_2DQ27_2
DQ25_2DQ24_2DQ23_2
DQ21_2DQ22_2
DQ20_2DQ19_2DQ18_2DQ17_2DQ16_2DQ15_2
DQ12_2DQ11_2DQ10_2
DQ8_2DQ9_2
DQ6_2DQ7_2
DQ5_2DQ4_2DQ3_2
DQSB3_2DQS3_2
CA7_2CA8_2CA9_2
CK_2
DQS1_2
VREFCA_1 VREFCA_2VREFDQ_1 VREFDQ_2
ZQ_1 ZQ_2
DQSB3_1
DQSB2_2
DQSB1_2DQSB1_1
DQSB0_2DQSB0_1
DQS3_1
DQS2_2
DQS1_1
DQS0_2DQS0_1
DQ29_1DQ28_1DQ27_1DQ26_1DQ25_1
CA6_2CA5_2CA4_2CA3_2CA2_2CA1_2CA0_2
DM0_1DM1_1DM2_1DM3_1
CSB_2
DM0_2DM1_2DM2_2DM3_2
DDR_1
DDR_2
SYM 1 OF 2VDD1_3
VDD1_1 VSS55
VSS51
VSS6VSS49VSS4VSS3
VDDQ33
VDDCA1VDDCA2
VSS46
VDD1_0
VDD1_8
VDD1_5VDD1_6VDD1_7
VSS52
VSS0
VSS2
VSS7
VSS9VSS10
VSS13
VSS18
VSS20
VSS32VSS33VSS34
VSS42VSS43VSS44
VSS29VSS28VSS27VSS26VSS25
VSS23VSS22
VSS47
VSS53
VSS48
VSS50
VSS1VSS12
VDD1_11
VDD2_3VDD2_2
VDD1_2
VDD2_6VDD2_7
VDD2_13VDD2_14
VDD2_16
VDDQ27VDDQ32VDDQ31VDDQ
VDDQ6
VDDQ23VDDQ30
VDDQ22
VDDQ16VDDQ34
VDDQ17VDDQ21VDDQ19
VDDQ24VDDQ20
VDDQ28
VDDCA3VDDCA4VDDCA5VDDCA6VDDCA7VDDCA8
VDD2_1
VDDQ26VDDQ25
VSS24
VDD2_9VDD2_8
VDDQ1
VDD1_9VDD1_10
VDDCA9VDDCA10
VDDQ29
VDDQ3
VDD1_4
VDD2_5VDD2_4
VDD2_15
VSS41VSS40VSS39VSS54
VSS36VSS35
VDD2_10VDD2_11VDD2_12
VSS45
VDD2
VDDQ
VDDCA
VDD1
VSS
SYM 2 OF 2
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
20%0.22UF
0201X5R
6.3V
20%
X5R6.3V
603
10UF
20%0.22UF
0201X5R
6.3V
6.3VNP0-C0G
56PF5%
01005
X5R6.3V
0.01UF
01005
10%6.3V
NP0-C0G
5%56PF
01005
X5R6.3V
01005
10%0.01UF
6.3V
01005
5%
NP0-C0G
56PF
20%0.22UF
0201X5R
6.3V
201X5R
0.01UF10%10V
20%0.22UF
0201X5R
6.3V
X5R6.3V
01005
10%0.01UF
6.3VCERM
1UF10%
402
20%0.22UF
0201X5R
6.3V
20%
0610
4V
4.3UF
X5R-CERM 6.3V
1UF10%
CERM402
20%
X5R-CERM
4.3UF4V
0610
6.3V
01005
5%56PF
NP0-C0G
X5R6.3V
0.01UF
01005
10%6.3V
1UF10%
402CERM
6.3V
1UF
CERM
10%
402
20%
X5R6.3V
10UF
603
20%
X5R6.3V
10UF
603
X5R6.3V
01005
10%0.01UF
20%
X5R6.3V
10UF
603
20%0.22UF
0201X5R
6.3V20%0.22UF
0201X5R
6.3V20%
0.22UF
0201X5R
6.3V
201
2401%1/20WMF
201MF1/20W1%240
20%0.22UF
0201X5R
6.3V
X5R6.3V
NOSTUFF
0.01UF
01005
10%
2.21K
01005
1/32WMF
1%
01005MF
2.21K1%1/32W
X5R6.3V
NOSTUFF
10%
01005
0.01UF
01005MF
2.21K1%1/32W
2.21K
01005
1%1/32WMF
1.00K
01005MF
1%1/32W
6.3V10%
402CERM
1UF
X5R6.3V
NOSTUFF
10%
01005
0.01UF1.00K
01005
1%1/32WMF
01005
1/32WMF
1%1.00K
X5R6.3V
NOSTUFF
0.01UF10%
0100501005
1.00K
MF
1%1/32W
20%0.22UF
0201X5R
6.3V
X5R6.3V
NOSTUFF
0.01UF
01005
10%
X5R6.3V
NOSTUFF
0.01UF
01005
10%
X5R6.3V
0.01UF
01005
10%
NOSTUFF
X5R6.3V
NOSTUFF
10%
01005
0.01UF
20%0.22UF
0201X5R
6.3V20%
0.22UF
0201X5R
6.3V20%
0.22UF
0201X5R
6.3V
6.3V
1UF
CERM
10%
402
BGAXXXMB
H4G-DRAM
OMIT
BGA
H4G-DRAMXXXMB
OMIT
DDR 2 AND 3SYNC_DATE=06/21/2010SYNC_MASTER=MIKE
NET_SPACING_TYPE=PWRMIN_LINE_WIDTH=0.3MM
PPVREF_DDR2_CA
MAX_NECK_LENGTH=3 MM
MIN_NECK_WIDTH=0.2MMVOLTAGE=0.6V
PPVREF_DDR2_CAPPVREF_DDR2_DQ
NET_SPACING_TYPE=PWR
PPVREF_DDR2_DQ
MIN_LINE_WIDTH=0.3MMMIN_NECK_WIDTH=0.2MMVOLTAGE=0.6V
MAX_NECK_LENGTH=3 MM
PPVREF_DDR3_CA
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MMMIN_LINE_WIDTH=0.3MMMIN_NECK_WIDTH=0.2MM
PPVREF_DDR3_CA
VOLTAGE=0.6V
PPVREF_DDR3_DQ
NET_SPACING_TYPE=PWR
PPVREF_DDR3_DQ
MIN_LINE_WIDTH=0.3MM
VOLTAGE=0.6VMIN_NECK_WIDTH=0.2MM
MAX_NECK_LENGTH=3 MM
DDR3_DM<2>DDR3_DM<3>DDR3_DM<1>DDR3_DM<0>
=PP1V2_S2R_DDR
DDR2_DQS_P<1>
DDR3_DQ<14>
DDR3_DQ<11>
DDR3_CSN<0>
DDR2_DQ<7>DDR2_DQ<6>
DDR2_DQ<4>
DDR2_DQ<2>
DDR2_DQ<0>DDR2_DQ<1>
DDR2_DQ<10>DDR2_DQ<15>DDR2_DQ<8>
DDR2_DQ<14>DDR2_DQ<9>
DDR2_DQ<13>DDR2_DQ<12>DDR2_DQ<11>
DDR3_DQ<4>DDR3_DQ<3>DDR3_DQ<2>
DDR3_DQ<7>DDR3_DQ<6>DDR3_DQ<5>
DDR3_DQ<1>DDR3_DQ<0>
DDR3_DQ<8>DDR3_DQ<9>DDR3_DQ<10>
DDR3_DQ<12>DDR3_DQ<13>
DDR3_DQ<15>
=PP1V2_VDDQ_DDR
=PP1V2_VDDQ_DDR
=PP1V2_S2R_DDR
DDR2_DM<2>
DDR2_DM<1>DDR2_DM<0>
DDR2_CSN<0>
DDR2_CA<0>DDR2_CA<1>DDR2_CA<2>DDR2_CA<3>DDR2_CA<4>DDR2_CA<5>DDR2_CA<6>
DDR3_DQ<17>DDR3_DQ<18>DDR3_DQ<19>DDR3_DQ<20>DDR3_DQ<21>
DDR3_DQS_P<0> DDR2_DQS_P<0>
DDR3_DQS_P<1>
DDR2_DQS_P<3>
DDR3_DQS_P<2>
DDR3_DQS_N<0> DDR2_DQS_N<0>
DDR3_DQS_N<1> DDR2_DQS_N<1>
DDR2_DQS_N<3>
DDR3_DQS_N<2>
DDR2_ZQDDR3_ZQ
DDR2_CK_P
DDR2_CA<9>DDR2_CA<8>DDR2_CA<7>
DDR2_DQS_P<2>DDR2_DQS_N<2>
DDR2_DQ<24>DDR2_DQ<25>DDR2_DQ<26>DDR2_DQ<27>DDR2_DQ<30>
DDR2_DQ<28>DDR2_DQ<29>
DDR2_DQ<31>DDR2_DQ<16>DDR2_DQ<20>
DDR2_DQ<19>DDR2_DQ<18>
DDR2_DQ<23>
DDR2_DQ<22>DDR2_DQ<21>
DDR2_DQ<17>DDR3_DQ<22>DDR3_DQ<23>
DDR3_DQ<16>
DDR3_DQ<25>DDR3_DQ<24>
DDR3_DQ<26>
DDR3_DQ<31>DDR3_DQ<30>
DDR3_DQ<27>DDR3_DQ<28>
DDR3_DQS_P<3>DDR3_DQS_N<3>
DDR3_CA<0>DDR3_CA<1>DDR3_CA<2>DDR3_CA<3>DDR3_CA<4>DDR3_CA<5>DDR3_CA<6>DDR3_CA<7>
DDR3_CA<9>
DDR3_CK_NDDR3_CKE<0>
DDR3_DQ<29>
DDR2_CKE<0>DDR2_CK_N
DDR3_CK_P
=PP1V2_S2R_DDR
=PP1V2_S2R_DDR
=PP1V8_S2R_DDR
DDR2_DM<3>
DDR3_CA<8>
DDR2_DQ<3>
DDR2_DQ<5>
=PP1V2_VDDQ_DDR
C17231
2
C1705 1
2
C1709 1
2
C1704 1
2
C17081
2
C1703 1
2
C17071
2
C1702 1
2
C1706 1
2
C1701 1
2
C17131
2
C1719 1
2
C1722 1
2
C1731 1
2
C1735 1
2
C1712 1
2
C1718 1
2
C1711 1
2
C17171
2
C1710 1
2
C1715 1
2
C1716 1
2
C1721 1
2
C1730 1
2
C1729 1
2
C1728 1
2
C1714 1
2
C1720 1
2
C1727 1
2
C17341
2
C17331
2
C1732 1
2
R17201
2
R17211
2
C17501
2
R17051
2
R17061
2
C17521
2
R17511
2
R17521
2
R17531
2
C17541
2
R17541
2
R17551
2
C17561
2
R17561
2
C17601
2
C17611
2
C17621
2
C17631
2
C1726 1
2
C1725 1
2
C17241
2
U1700T15 G16U15 G17U14 H17V14 H18T13 J16T9 N16U9 N17U8 P17V8 P18T7 R16
U12 K17U11 L17V13 J18
U13 J17
C12 K3B10 M2B16 G4D7 T2
C15 G3
B8 P5C8 P4D8 P3E8 P2B7 R4C7 R3B18 B2C18 C2D18 D3E18 D2
D15 G2
B17 E4D17 E3E17 E2E16 F2B6 T5B5 U5C5 U4D5 U2B4 V5C4 V4
B14 H5
B3 V3C3 V2
C14 H4D14 H3E14 H2B13 J3C13 J2C9 N4D9 N3
D13 J4
D10 M4
C16 F4
D6 T3
D12 K4
C10 M3
D16 F3
C6 T4
U10 M17D11 L4
U7 R17
U1700A2B1
W17U19
B11F17L2M16T10U18V17V6
E11
W5W16W19W18V19A3T19
E19L5M18U17T18V10V16V18
F18
T8
H16K16L16P16T11T12T14V7
E1U1
J5K2
N2R5
A8
A10
A14
A13
C17
C19
H1
E10E15
B12
U3
W3M1
P1
A17
D4
A16
A1D19
E12E13
F16
A4
G18
J1K18K5L18L3M5N18N5
A6
R18R2T1T17U16
U6
B15
V11V12V15T6V9W1W4
A18
B19
C1
E7
G5
T16
V1
W2
A19
B9C11
D1
051-8773
10.0.0
17 OF 157
14 OF 48
14 45
14 45
14 45
14 45
14 45
14 45
14 45
14 45
8 44
8 44
8 44
8 44
13 14 35
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
13 14 35
13 14 35
13 14 35
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44 8 44
8 44
8 44
8 44
8 44 8 44
8 44 8 44
8 44
8 44
44 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
8 44
13 14 35
13 14 35
13 35
8 44
8 44
8 44
8 44
13 14 35
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
NEED TO DOUBLE CHECK IF WE NEED THIS IN IPAD, OR IF THIS MIGHT BE A PHONE SPECIFIC ISSUE
WIFI ALIASES
UART ALIASES
OBSOLETE ALIASES
SYNC_MASTER=ALEX SYNC_DATE=09/30/2010
MLB ALIASES/CONNECTIONS
EXT_PWM_REQ
UART0_MUX_TXDUART0_MUX_RXDUART0_AP_RXD MAKE_BASE=TRUE
UART0_AP_TXD MAKE_BASE=TRUE
WLAN_GPIO4MAKE_BASE=TRUEUART6_WLAN_RXD
MAKE_BASE=TRUEUART6_WLAN_TXD
HSIC_STROBE_4330
WLAN_ENABLEWLAN_GPIO0
I2S2_VSP_LRCK MAKE_BASE=TRUE BT_PCM_SYNC
WLAN_GPIO3
I2S2_VSP_DIN MAKE_BASE=TRUE BT_PCM_DOUTI2S2_VSP_DOUT MAKE_BASE=TRUE BT_PCM_DIN
UART3_BT_CTS_L MAKE_BASE=TRUE BT_UART_RTS_N
CLK_32K_WLAN MAKE_BASE=TRUE CLK32KI2S2_VSP_BCLK MAKE_BASE=TRUE BT_PCM_CLK
UART3_BT_RTS_L MAKE_BASE=TRUE BT_UART_CTS_N
UART3_BT_TXD MAKE_BASE=TRUE BT_UART_RXD
PM_BT_HOST_WAKE MAKE_BASE=TRUE BT_HOST_WAKE
MAKE_BASE=TRUEPM_BT_WAKE BT_WAKEUART3_BT_RXD MAKE_BASE=TRUE BT_UART_TXD
MAKE_BASE=TRUERST_BT_L BT_RESET_N
RST_WLAN_L MAKE_BASE=TRUE
MAKE_BASE=TRUEPM_WLAN_HOST_WAKE
MAKE_BASE=TRUEHSIC_HOST_READY_WLAN WLAN_GPIO1
MAKE_BASE=TRUEHSIC1_WLAN_DATA1 HSIC_DATA_4330
MAKE_BASE=TRUEHSIC1_WLAN_STB1
MAKE_BASE=TRUEHSIC_WLAN_RDY HSIC_DEVICE_READY
MAKE_BASE=TRUENC_EXT_SMPS_REQ
MAKE_BASE=TRUENC_EXT_PWM_REQ
MAKE_BASE=TRUENC_BT_GPIO5
EXT_SMPS_REQ
BT_GPIO5
MAKE_BASE=TRUETP_WLAN_GPIO5
MAKE_BASE=TRUEGSM_TXBURST_IND LED_DRIVE_GSMB
WLAN_GPIO5
051-8773
10.0.0
21 OF 157
15 OF 48
11 42
11 42 5 42
5 42
31 33 5 42
5 42
31 33
31 33
31 33
5 19 42 31
31 33
5 19 42 31
5 19 42 31
5 42 31 33
37 42 32 33
5 19 42 31
5 42 31 33
5 42 31 33
37 31 33
5 31 33
5 42 31 33
37 45 31 33
37 45
37
5 42 31 33
4 40 42 31 33
4 40 42
5 42 31
31
5 30 45
31
S
D
G
DSG
IN
IN
INSYM_VER-2
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
SYM_VER-2
SYM_VER-2
SYM_VER-2
SYM_VER-2
OUT
NC
NC
NC
NC
NC
NC
NC
NC
NC
TABLE_ALT_ITEM
TABLE_ALT_ITEM
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
EDP CONNECTORIMAX
CHANNEL
VGS MAX +/- 8V
MOSFET
RDS(ON)
3 A
SIA413DJ
P-TYPE
SIA413DJ
518S0827
100MOHM @-1.5V
CRITICAL
FERR-120-OHM-1.5A
0402B
6.3VX5R
0.1UF
201
10%
1/20W
100K
MF
1%
201
2N7002TXGSOT-523-3
SIA413DJSC70-6L
CRITICAL
10%
X5R0201
0.015UF
6.3V
39K
MF
1%1/20W
201
NOSTUFF
201MF1/20W1%10K
201
10K
MF
1%1/20W
NOSTUFF
201MF
1/20W1%
21.5K
10%50V
402CERM
820PF
CERM
100PF5%
402
50V
0201
82PF25VCERM
5%
CERM
5%82PF
0201
25V25VCERM
5%
0201
82PF
FERR-240-OHM-25%-300MA
0402
CRITICAL
6
7 43
7 43
TCM0605-1
90-OHM-50MA
1/20WMF
5%
201
0
0201
82PF25V5%
CERM201
1000PF16V10%
X7R
10%6.3V X5R201
0.1UF
0.1UF201 6.3V 10% X5R
201 X5R10%6.3V
0.1UF7 43
201 X5R6.3V
0.1UF10%
7 43
201 6.3V X5R10%
0.1UF7 43
X5R10%6.3V
0.1UF201
7 43
6.3V 10% X5R
0.1UF201
7 43
0.1UF10%201 X5R6.3V
7 43
MF01005
1%100K1/32W
1%1/32W
100K
MF01005
0.1UFX5R201 10%6.3V
6.3V
0.1UF201 10% X5R
7 43
7 43
10%50V
402CERM
820PF5%
CERM
100PF
402
50V
0402
CRITICAL
FERR-240-OHM-25%-300MA
37 43
37 43
37 43
37 43
37 43
37 43
37 43
37 43
37 43
37 43
37 43
37 43
TCM0806-4SM12-OHM-100MA-8.5GHZ
12-OHM-100MA-8.5GHZTCM0806-4SM
12-OHM-100MA-8.5GHZTCM0806-4SM
12-OHM-100MA-8.5GHZTCM0806-4SM
402
6.3VCERM
1UF10%
1%100K
MF01005
1/32W
502250-8051F-RT-SM
CRITICAL7 43
01005
1.00M
01005
1.00M
01005
1.00M
01005
1.00M
01005
1.00M
01005
1.00M
1.00M
01005
1.00M
01005
47K
MF1/20W5%
201
L2242,L5500,L5501,L5600,L5601,L5620
155S0667
VIDEO: EDP CONNECTORSYNC_DATE=01/19/2011SYNC_MASTER=JOE
376S0903 376S0796
PP3V3_LCDVDD_SW_FMIN_NECK_WIDTH=0.20 MMMIN_LINE_WIDTH=0.30 MMVOLTAGE=3.3V
PP3V3_S0_LCD_FERR
VOLTAGE=3.3VMIN_LINE_WIDTH=0.30 MMMIN_NECK_WIDTH=0.20 MM
=PP3V3_LCD
=PP3V3_LCD
EDP_AUX_CONN_N
EDP_DATA_CONN_N<2>
EDP_DATA_CONN_P<3>
LED_IO_6_B
EDP_AUX_CONN_P
EDP_DATA_CONN_P<0>
PPLED_BACK_REG_B
NET_SPACING_TYPE=PWR
VOLTAGE=20.4VMIN_LINE_WIDTH=0.6 MM
MAX_NECK_LENGTH=3 MM
MIN_NECK_WIDTH=0.2 MM
EDP_DATA_CONN_N<3>
LED_IO_2_B
LED_IO_5_ALED_IO_3_A
EDP_DATA_CONN_P<3>
EDP_DATA_CONN_N<3>
EDP_DATA_CONN_P<2>
EDP_DATA_CONN_N<2>
EDP_DATA_CONN_P<1>
EDP_DATA_CONN_N<1>
EDP_DATA_CONN_N<0>
EDP_DATA_CONN_P<0>
EDP_DATA_CONN_P<3>
EDP_DATA_CONN_P<1>
EDP_DATA_CONN_N<1>
EDP_DATA_CONN_P<2>
EDP_DATA_CONN_N<3>
EDP_DATA_CONN_N<0>
EDP_DATA_CONN_P<0>
EDP_DATA_CONN_N<2>
=PPLED_REG_A
=PPLED_REG_B
PPLED_BACK_REG_A
MIN_LINE_WIDTH=0.6 MMVOLTAGE=20.4V
MIN_NECK_WIDTH=0.2 MM
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
EDP_DATA_CONN_P<1>EDP_DATA_CONN_N<1>
EDP_EMI_TX_N<1>
EDP_EMI_TX_P<1>
EDP_AUX_CONN_N
EDP_EMI_AUX_P
EDP_AP_HPD
EDP_AUX_CONN_PEDP_AP_AUX_P
EDP_AP_AUX_N EDP_EMI_AUX_N
EDP_AP_TX_P<3>
EDP_AP_TX_N<3>
EDP_AP_TX_P<2>
EDP_AP_TX_N<2>
EDP_AP_TX_P<1>
EDP_AP_TX_N<1>
EDP_AP_TX_N<0>
EDP_AP_TX_P<0>
PP3V3_S0_LCD_FERR
LCDVDD_PWREN_L_R
LED_IO_4_BLED_IO_3_B
EDP_DATA_CONN_P<2>
LED_IO_1_BLED_IO_6_A
LED_IO_5_B
LED_IO_1_A
EDP_DATA_CONN_N<0>
LED_IO_4_ALED_IO_2_A
PM_LCDVDD_PWREN
LCDVDD_PWREN_L
EDP_EMI_TX_N<0>
EDP_EMI_TX_N<2>
EDP_EMI_TX_N<3>
EDP_EMI_TX_P<3>
EDP_EMI_TX_P<2>
EDP_EMI_TX_P<0>
R2250_1
Q2200
155S0583 RADAR:8616060, RADAR: 9015335
RADAR:8379470
L22011 2
C22031
2
R22051
2
Q22013
1
2
Q2200
1
3
47
C22041 2
R22031
2
R22101
2
R22111
2
R22041 2
C22201
2
C22331
2
C22411
2
C22401
2
C22301
2
L2200
1 2
L2242
1
2 3
4
R22501 2
C22321
2
C22061
2
C22501 2
C22511 2
C22421 2
C22431 2
C22441 2
C22451 2
C22461 2
C22471 2
R22401
2
R22411
2
C22481 2
C22491 2
C22701
2
C22531
2
L2210
1 2
L2202
1
2 3
4
L2232
1
2 3
4
L2222
1
2 3
4
L2212
1
2 3
4
C22021
2
R22421
2
J2200
1
1011
1213
1415
1617
1819
2
2021
2223
2425
2627
2829
3
3031
3233
3435
3637
3839
4
4041
4243
4445
4647
4849
5
5051
52
53
54
55
67
89
R22801 2
R22811 2
R22821 2
R22831 2
R22841 2
R22851 2
R22861 2
R22871 2
R22901
2
051-8773
10.0.0
22 OF 157
16 OF 48
45
16 45
16 35
16 35
16 43
16 43
16 43
16 43
16 43
45
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
16 43
35
35
45
16 43
16 43
43
43
16 43
43 16 43
43
16 45
16 43
16 43
43
43
43
43
43
43
CTRL
PGND
THRML
L
VIN
DO
FB
SW
PAD GND
VCCA
1B1
1B2
2A2
1A1
2A1
1A2
2DIR2OE*
1DIR1OE*
2B2
2B1
GND
VCCB
VSTM26VSTM25VSTM24VSTM23
MUX19
MUX17
BON_L0BON_L1BON_L2BON_L3BON_L4BON_L5
MUX0MUX1MUX2MUX3MUX4MUX5MUX6MUX7MUX8MUX9MUX10MUX11MUX12MUX13
MUX16MUX15
MUX18
MUX20MUX21MUX22MUX23
NC
VSTM1VSTM0
VSTM6VSTM5VSTM4VSTM3VSTM2
VSTM8
VSTM11VSTM10
VSTM7
VSTM16VSTM15VSTM14VSTM13VSTM12
VSTM21VSTM20VSTM19VSTM18VSTM17
VSTM22
VSTM27
VSTM31VSTM30VSTM29VSTM28
VSTM32
VSTM36VSTM35VSTM34VSTM33
VSTM37
VSTM42VSTM41VSTM40VSTM39VSTM38
VSTM47VSTM45
VSTM44VSTM43
A_AD_R2A_AD_R1A_AD_R0
MUX14
VSTM46
GND
VSTM9
VDDHVCC_DIG
VCC
OE
A
NC
Y
GND
NCOE*
IN
IN
IN
IN
IN
IN
IN
IN
OUT
OUT
OUT
OUT
OUTIN
IN
IN
IN
OUT
OUT IN
OUT
OUT
OUT
OUT
OUT
NCNCNCNCNCNCNCNCNCNCNCNCNCNCNCNCNCNCNCNCNCNCNC
NCNCNCNC
NCNCNCNCNCNCNCNC
NC
NC
NC
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
TABLE_5_ITEM
CRITICAL BOM OPTIONTABLE_5_HEAD
PART# DESCRIPTIONQTY REFERENCE DESIGNATOR(S)
TABLE_ALT_ITEM
TABLE_ALT_ITEM
TABLE_ALT_ITEM
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
P/N 518S0828
(A -> B)
LOAD CURRENT ~ 153UA
MATES WITH RIGHTMOST GRAPE FLEX TAIL
APN:311S0485
TO Z2
TO Z1/Z2
MATES WITH LEFTMOST GRAPE FLEX TAIL
MIN_NECK_MIDTH SHOULD BE 0.4MMBOOST CONVERTOR
CONNECTORS TO GRAPE FLEX
10%
X5R25V
603-1
1UF
VLF
4.7UH-700MA-280MOHM
CRITICAL
TPS61045QFN-1
CRITICAL
SM
10%
X5R201
6.3V
0.1UF0.1UF6.3VX5R
10%
201
10K
MF1/20W5%
201
1/20W5%
MF201
10K 3.3K5%
201
1/20WMF
MF1/20W
201
10K5%
0.1UF10%
X5R201
6.3V
0.1UF6.3VX5R201
10%
201
10K
MF1/20W5%
CRITICAL
SN74AVCH4T245RSV
PQFP1
10%25VX5R402
0.1UF10%
0.1UF25VX5R402
0.1UF10%25VX5R402
201
10%0.1UF
X5R6.3V
GROUNDHOG
OMITCRITICAL
BGA
CRITICAL
SN74LVC1G126DRYR-MLLP
CRITICAL
SN74LVC1G125DRYR-MLLP
5 17 42
5 17 42
5 17 42
6 45
5 17 42
5 17 42
5 17 42
6
18
17 18
18 40
17 18
5 17 42 18
17 18
17 18
17 18
18
5 17 42 18
18
18
18
18
18
X5R-X7R201
470PF16V10%
10%0.1UF
X5R25V
402
1/20W
201
0
5%
MF
5%
1/20W
MF0
NOSTUFF
201
502250-8037F-RT-SM
CRITICAL
502250-8037F-RT-SM
CRITICAL
MF-LF1/16W
1M1%
402
MF
71.5K
201
1/20W1%
603
10%6.3VX5R
2.2UF
NP0-C0G
5%33PF
25V
201
SOD-323
B0520WSXG
CRITICAL
16V
402X5R
10%0.1UF
1/20W
0.1
MF201
1%
U3007311S0485311S0523
311S0532311S0525 U3010
311S0524 311S0533 U3009
U30031343S0525 IC,ASIC,GROUNDHOG B0,120B BGA CRITICAL
GRAPE: GROUNDHOG,CONN,BOOSTSYNC_DATE=12/17/2010SYNC_MASTER=RAMSIN
MT_PANEL_IN<27>
MT_PANEL_OUT<34>MT_PANEL_OUT<32>MT_PANEL_OUT<30>
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.2MM
VR_BOOST_L
PM_BOOST_EN
VR_BOOST_FBK
MT_PANEL_OUT<22>MT_PANEL_OUT<24>
=PP3V0_GRAPE
MT_PANEL_IN<0>
AGND_U3000MIN_LINE_WIDTH=0.2MMMIN_NECK_WIDTH=0.2MM
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.2MM
VR_BOOST_SW
AG_SHLD_TST_FLEX
GRAPE_MISOSPI1_GRAPE_MISO
MAKE_BASE=TRUE
SPI1_GRAPE_MOSI MAKE_BASE=TRUE
RST_GRAPE_Z1_L
=PP3V0_GRAPE
GRAPE_CS_LSPI1_GRAPE_SCLK MAKE_BASE=TRUE GRAPE_SCLK
GRAPE_MOSI
DIR_U3007
Z1_CS_L
Z1_CS_OE
Z1_CS_OE
Z2_H_CS_L
Z1_MISO
Z2_H_CS_LZ1_SCLK
NET_SPACING_TYPE=PWRVOLTAGE=18VMIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.6MM
PP18V_GRAPE
MIN_NECK_WIDTH=0.25MMMIN_LINE_WIDTH=0.6MM
VOLTAGE=18V
PP18V_R_GRAPE
NET_SPACING_TYPE=PWR
SPI1_GRAPE_MISO
Z1_CS_OE
SPI1_GRAPE_MOSI
RST_GRAPE_Z2_L
MAKE_BASE=TRUE
RST_GRAPE_L
SPI1_GRAPE_CS_L MAKE_BASE=TRUE
AG_SHLD_TST
=PP3V0_GRAPE
MT_PANEL_IN<10>MT_PANEL_IN<8>
MT_PANEL_IN<1>MT_PANEL_IN<2>
MT_PANEL_IN<3>MT_PANEL_IN<4>
MT_PANEL_IN<5>MT_PANEL_IN<6>
MT_PANEL_IN<7>MT_PANEL_IN<9>MT_PANEL_IN<11>
MT_PANEL_IN<12>MT_PANEL_IN<13>
MT_PANEL_IN<14>MT_PANEL_IN<15>
MT_PANEL_IN<16>MT_PANEL_IN<17>
MT_PANEL_IN<18>MT_PANEL_IN<19>
MT_PANEL_IN<20>MT_PANEL_IN<21>
MT_PANEL_IN<22>MT_PANEL_IN<23>
MT_PANEL_IN<24>MT_PANEL_IN<25>
MT_PANEL_IN<26>MT_PANEL_IN<28>
MT_PANEL_IN<29>
MT_PANEL_OUT<39>MT_PANEL_OUT<38>
MT_PANEL_OUT<37>MT_PANEL_OUT<36>
AG_SHLD_TST_FLEX
MT_PANEL_OUT<26>
MT_PANEL_OUT<33>MT_PANEL_OUT<31>MT_PANEL_OUT<29>
MT_PANEL_OUT<28>MT_PANEL_OUT<27>MT_PANEL_OUT<25>MT_PANEL_OUT<23>
MT_PANEL_OUT<20>MT_PANEL_OUT<19>
MT_PANEL_OUT<18>MT_PANEL_OUT<17>
MT_PANEL_OUT<16>MT_PANEL_OUT<15>
MT_PANEL_OUT<14>MT_PANEL_OUT<13>
MT_PANEL_OUT<12>MT_PANEL_OUT<11>
MT_PANEL_OUT<10>MT_PANEL_OUT<9>
MT_PANEL_OUT<8>MT_PANEL_OUT<7>
MT_PANEL_OUT<6>MT_PANEL_OUT<5>
MT_PANEL_OUT<4>MT_PANEL_OUT<3>
MT_PANEL_OUT<2>MT_PANEL_OUT<1>
MT_PANEL_OUT<0>
MT_PANEL_OUT<35>
SPI1_GRAPE_SCLKSPI1_GRAPE_CS_L
MT_PANEL_OUT<21>
Z1_MOSI
=PP3V0_GRAPE
GRAPE_FW_DNLD_EN_L
=PP3V0_GRAPEMT_PANEL_OUT<26>MT_PANEL_OUT<25>MT_PANEL_OUT<24>MT_PANEL_OUT<23>
MUX_IN<19>
MUX_IN<17>
Z1_BON_L<0>Z1_BON_L<1>Z1_BON_L<2>Z1_BON_L<3>Z1_BON_L<4>Z1_BON_L<5>
MUX_IN<0>MUX_IN<1>MUX_IN<2>MUX_IN<3>MUX_IN<4>MUX_IN<5>MUX_IN<6>MUX_IN<7>MUX_IN<8>MUX_IN<9>MUX_IN<10>MUX_IN<11>MUX_IN<12>MUX_IN<13>
MUX_IN<16>MUX_IN<15>
MUX_IN<18>
MT_PANEL_OUT<1>MT_PANEL_OUT<0>
MT_PANEL_OUT<6>MT_PANEL_OUT<5>MT_PANEL_OUT<4>MT_PANEL_OUT<3>MT_PANEL_OUT<2>
MT_PANEL_OUT<8>
MT_PANEL_OUT<11>MT_PANEL_OUT<10>
MT_PANEL_OUT<7>
MT_PANEL_OUT<16>MT_PANEL_OUT<15>MT_PANEL_OUT<14>MT_PANEL_OUT<13>MT_PANEL_OUT<12>
MT_PANEL_OUT<21>MT_PANEL_OUT<20>MT_PANEL_OUT<19>MT_PANEL_OUT<18>MT_PANEL_OUT<17>
MT_PANEL_OUT<22>
MT_PANEL_OUT<27>
MT_PANEL_OUT<31>MT_PANEL_OUT<30>MT_PANEL_OUT<29>MT_PANEL_OUT<28>
MT_PANEL_OUT<32>
MT_PANEL_OUT<36>MT_PANEL_OUT<35>MT_PANEL_OUT<34>MT_PANEL_OUT<33>
MT_PANEL_OUT<37>
MT_PANEL_OUT<39>MT_PANEL_OUT<38>
Z1_B_ADR<2>Z1_B_ADR<1>Z1_B_ADR<0>
MUX_IN<14>
MT_PANEL_OUT<9>
PP18V_GRAPE=PP3V0_GRAPE_MARIO1
C30001
2
R3009 1
2
R30121
2
C3008 1
2
D30001 2
C30091 2
L3000
1 2
U3000
53
4
6
1
7
8
9
2
XW3000
1
2
C30011
2
R30661 2
C30311
2
C30301
2
R30311
2
R30301
2
R30321
2
R30251
2
C30411
2C30501
2
R30331
2
U3007
6
7
15
14
4
1
8
9
13
12
516
10
11
3 2
C3005 1
2
C3007 1
2
C3053 1
2
C30061
2
U3003
A10B9A9
C7A7
B7B8A8
C8
C9
D7
G7
G8
E3
E5
E6
E7
F6
F7
G5
G6
B1C1
I5
J8J9K8
J10I10H10
F11C11E10
E1
A11B4A5
A2
F2H1
J1J2J3
K4H5
C6D3
F5F8F9G3G4G9H3H4H7H8
D4
H9J6K7
D5D6D8D9E4E8F4
A6
B6E9F3
A1B2
H2I2
K1K2I3K3J4I4K6H6
C2
K5J5I7K9I8K10I6J7
K11I9
D1
J11I11H11G11G10F10
C10D10E11D11
D2
B11B10C4A4
B5
C5A3
B3
E2F1G1G2I1
U3010
2
3
1
6
4
U3009
2
3
1
6
4
C30021
2
C30701
2
R30701 2
R3071
12
J3010
1
1011
1213
1415
1617
1819
2
2021
2223
2425
2627
2829
3
3031
3233
3435
3637
38
39
4
40
41
56
78
9
J3011
1
1011
1213
1415
1617
1819
2
2021
2223
2425
2627
2829
3
3031
3233
3435
3637
38
39
4
40
41
56
78
9
051-8773
10.0.0
30 OF 157
17 OF 48
5
5
18
17
17
17
45
18
17
17
17 18 35
18
45
45
17
17 18 35
17 45
45
18
17 18 35
18
18
18 18
18 18
18 18
18
18
18 18
18 18
18 18
18 18
18 18
18 18
18 18
18 18
18 18
17 17
17 17
17
17
17
17
17 17
17
17
17
17 17
17 17
17 17
17 17
17 17
17 17
17 17
17 17
17 17
17 17
17
17
17
17 18 35
17 18 35
17
17
17
17
18
18
18
18
18
18
18 40
18 40
18
18
18
18
18
18
18
18
18
18
18
18
18
18
18
18
18
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
18 40
18 40
18 40
18
17
17 45 35
OUT
OUT
IN
IN
IN
OUT
IN
IN
IN
IN
OUT
IN
IN
OUT
IN
IN
IN
IN51
RESET*
VDDDIGVDDIO
V18
MOSI
VDDANA
IN25
BON_L0BON_L1BON_L2BON_L3BON_L4BON_L5
B_ADR0B_ADR1B_ADR2
CS*
DONE
GNDANAGNDDIG GNDIO
GO
IN0IN1IN2IN3IN4IN5IN6IN7IN8IN9IN10IN11IN12IN13IN14IN15IN16IN17IN18IN19IN20IN21IN22IN23IN24
IN27IN28IN29IN30IN31IN32IN33IN34IN35IN36IN37IN38IN39IN40IN41IN42IN43IN44IN45IN46IN47IN48IN49IN50
IN52IN53IN54IN55IN56IN57IN58IN59IN60IN61
MISO
PCLK
SCLK
STMINSTMOUT
TM
IN26
IN62IN63
NCNC
NCNC
NCNC
NCNC
NCNC
NCNC
NCNC
NCNC
NCNC
NCNC
NCNC
NCNC
NC
NCNC
NCNC
NCNCNCNCNCNCNCNCNCNCNCNCNCNC
VDDANA VDDCORE
TM0TM1
RESET*
LFOO
A_CS*
A_SDI
IN7_0
H_SCLK
VDDLDO
JTAG_TDIJTAG_TCK
IN9_1IN9_0
IN8_1IN8_0
IN7_1
IN6_1IN6_0
IN5_1
IN4_1IN4_0
IN3_1IN3_0
IN2_1IN2_0
IN11_1IN11_0
IN10_1IN10_0
IN1_1IN1_0
IN0_1IN0_0
H_SDOH_SDI
H_CS*
GPIO7GPIO6
FLOO
BOOT_CFG1BOOT_CFG0
BON_L5BON_L4BON_L3BON_L2BON_L1BON_L0
B_ADR1
ARMTAPMD*A_SDO
A_SCLK
GPIO1GPIO0
GPIO2GPIO3
VDDIO
GPIO5
CLKINCLKOUT
EXTFLLIN
JTAG_TDOJTAG_TMS
GPIO4
IN5_0
B_ADR2
B_ADR0
GND
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
K94FLOATFLOAT
MIN_NECK_MIDTH SHOULD BE 0.4MM
INTERNAL PU
MODECFG0
AUTONOMOUS
DEPENDENT 1
DEPENDENT 2
SLAVE
K48 USES DEPENDENT 2 MODE
1
0
1
0
1
1
0
0
CRITICAL ERROR
MODE
K48X
J2FLOAT
BON_L3BON_L4
X
LOW
DEFAULT
ALL OTHER STRAPS
LOW
FLOAT
BON_L5
FLOAT
J2
Z2 AND BYPASSED OUTSIDEARE EACH GENERATED WITHINVDDANA AND VDDCORE
ARM9 MCU (Z2 BASED)ZEPHYR 1+ ASIC
CFG1
Z2 - PRODUCT STRAP OPTIONS
0
1/20W
201
5%
MF
0
0
201
5%1/20WMF
CERM-X5R
10UF
0402-1
6.3V20%
6.3VX5R-CERM1402
4.7UF20%
17
5
17
17
17
17
17
17
17 18
17 18 40
17 18
17
37 42
5%1/32W
01005MF
100
01005
5%
100
1/32WMF
17 18
17 18 40
17
17 18
100K
201
1/20W5%
MF
2.2UF4VX5R402
20%
0.1UF10%
201
6.3VX5R
201
0.1UF10%6.3VX5R
4V
2.2UF
X5R402
20%
4.7
201
5%1/20WMF
CERM-X5R
10UF
0402-1
6.3V20%
BCM5973
CRITICAL
BGA
10%0.1UF
201
6.3VX5R
201
10%0.1UF6.3VX5R
0.1UF10%
201
6.3VX5R
100K1/20W5%
201MF
0.1UF10%
201
6.3VX5R
201
10%0.1UF6.3VX5R
10UF
CERM-X5R0402-1
6.3V20%
4V
2.2UF
X5R402
20%
CRITICAL
Z1_GO
FBGABCM5974CKFBGH
201MF1/20W
100K5%
1.00
201MF
1%1/20W
GRAPE: Z1, Z2SYNC_DATE=12/17/2010SYNC_MASTER=RAMSIN
=PP3V0_GRAPE_Z1
MT_PANEL_IN<0>MT_PANEL_IN<1>
Z1_SCLK
TP_Z2_A_SDI
Z1_MISO
Z2_A_CS_L
TP_Z2_A_SDO
U3101_TM1
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.6MM Z2_3V3_1V8_IN
VOLTAGE=1.8VNET_SPACING_TYPE=PWR
NC_BON_L1
GRAPE_CS_L
Z1_CS_OE_R
IRQ_GRAPE_HOST_INT_LPM_BOOST_EN
NC_BON_L5
TP_U3101_TMSTP_U3101_TDO
HOST_REFCLK
GRAPE_MOSI
Z1_DONE
TP_Z2_A_SCLK
NC_BON_L3
GRAPE_SCLK
Z2_H_CS_L
Z1_MOSI
TP_U3101_TCKTP_U3101_TDI
Z1_SCLK
TP_U3101_TM0BOOT_CFG0_R
MAKE_BASE=TRUECLK_32K_PMU
=PP3V0_GRAPE
BOOT_CFG1_R
=PP3V0_GRAPE
=PP3V0_GRAPE
AG_SHLD_TST
Z1_CS_OEZ1_PCLK
MIN_NECK_WIDTH=0.1MM
VOLTAGE=1.8VMIN_LINE_WIDTH=0.5MM
Z2_VDDANA
NET_SPACING_TYPE=PWR
Z2_VDDCOREVOLTAGE=1.8V
MIN_LINE_WIDTH=0.5MM
NET_SPACING_TYPE=PWR
MIN_NECK_WIDTH=0.1MM
=PP3V0_GRAPE_Z2
GRAPE_MISO
RST_GRAPE_Z2_L
MT_PANEL_IN<26>
U3100_TM
Z1_STMIN
Z1_PCLK
Z1_MISO
MUX_IN<19>MUX_IN<18>MUX_IN<17>MUX_IN<16>MUX_IN<15>MUX_IN<14>MUX_IN<13>MUX_IN<12>MUX_IN<11>MUX_IN<10>MUX_IN<9>MUX_IN<8>MUX_IN<7>MUX_IN<6>MUX_IN<5>MUX_IN<4>MUX_IN<3>MUX_IN<2>MUX_IN<1>MUX_IN<0>MT_PANEL_IN<29>MT_PANEL_IN<28>MT_PANEL_IN<27>
MT_PANEL_IN<24>MT_PANEL_IN<23>MT_PANEL_IN<22>MT_PANEL_IN<21>MT_PANEL_IN<20>MT_PANEL_IN<19>MT_PANEL_IN<18>MT_PANEL_IN<17>MT_PANEL_IN<16>MT_PANEL_IN<15>MT_PANEL_IN<14>MT_PANEL_IN<13>MT_PANEL_IN<12>MT_PANEL_IN<11>MT_PANEL_IN<10>MT_PANEL_IN<9>MT_PANEL_IN<8>MT_PANEL_IN<7>MT_PANEL_IN<6>MT_PANEL_IN<5>MT_PANEL_IN<4>MT_PANEL_IN<3>MT_PANEL_IN<2>
Z1_GOZ1_DONE
Z1_CS_L
Z1_B_ADR<2>Z1_B_ADR<1>Z1_B_ADR<0>
Z1_BON_L<5>Z1_BON_L<4>Z1_BON_L<3>Z1_BON_L<2>Z1_BON_L<1>Z1_BON_L<0>
MT_PANEL_IN<25>
MIN_NECK_WIDTH=0.2MM
VOLTAGE=3.0VMIN_LINE_WIDTH=0.2MM
NET_SPACING_TYPE=PWR
MT_3V3_INT
Z1_MOSI
RST_GRAPE_Z1_L
Z1_1V8_OUT
Z1_1V8_OUTMIN_LINE_WIDTH=0.6MMMIN_NECK_WIDTH=0.25MMVOLTAGE=1.8VNET_SPACING_TYPE=PWRC31061
2
C31051
2
C31081
2
R31071
2
C31091
2
C31101
2
C31111
2
C31121
2
U3101
F1G1F2G4
E6
F9F8G9
J8H9J9H7J7H5
F6D3
E5E4
G7
G5
C3
H8
C4
D6
D7
D8
C9
D9
G2
D1
J2J3H4J6G3F3F4H6
H1J1H3J4
A9B9
B2C1
B1A1
A7A8
B8C8
B7C7
A6B6
C6C5
B5A5
A4B4
A3B3
C2A2
G6E8E9F7
F5
D5
E7D4
D2
E1
G8H2J5
E2E3
R31601
2
R31901 2
R3171
1 2
R31731
2
R3120
1 2
C31911
2
C31071
2
R31801 2
R31811 2
R31551
2
C31011
2
C31021
2
C31031
2
C31041
2
R31011 2
C31921
2
U3100
A5B5A6
A2A1A3A4B4B3
B10
B7
B1B2
C12
D3
D11
F7H7L3L4L5L6L7
B12
L8L9
L10
L11
B13
C2C3C6C7C8
C11
C4
B11
A8
H2G2
E1E2J2G1F2J7K2N4M5N5
D7
M6N3M3L1K1L2N6M2M4M1
C1
N2N1N13N12M10M13N8M12K13L13
F1
L12M11N11M8N9M9N10K12J13F12
J1
G13J12E12E13H13N7D13D12H12F13
D2
C13E7M7G12
D1K7H1
B9B8
A12
A7
A11
A13A10
A9
B6
G6G7G8K4K10
C10
C5C9
051-8773
10.0.0
31 OF 157
18 OF 48
18
35
17
17
45
46
46
18
46
17 18 35
17 18 35
17 18 35
17
18
45
45 35
17
18
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
17
18
18
17 40
17 40
17 40
17 40
17 40
17
17
17
17
17
45
17
18 45
18 45
IN
OUT
IN
OUT
IN
IN
BI
OUT
OUT
OUT
IN
IN
IN
OUT
IN
IN
IN
SCL
SDA
INT*
SPEAKEROUTB+
SPEAKEROUTB-
SPEAKEROUTA+SPEAKEROUTA-
EAROUT+
EAROUT-
LINEOUT2B
LINEOUT2B_REF
LINEOUT2ALINEOUT2A_REF
LINEOUT1_REF
LINEOUT1ALINEOUT1B
HPOUT_REF
HPOUTB
HPOUTA
HP_DETECT
VL
VA
VCPVP
VD
RESET*
MCLK
WAKE*
ASP_LRCLK
ASP_SCLK
ASP_SDINASP_SDOUT
VSP_LRCLK
VSP_SLCLK
VSP_SDINVSP_SDOUT
XSP_LRCLK
XSP_SCLKXSP_SDIN/DAC2B_MUTE
DMIC_SCLK
LINEINA_REF
MIC1
MIC2_REF
MIC2_DETECT_REF
MIC2_BIAS_FILT
MIC3A_BIAS
MIC3A_REF
MIC3B
FLYP
-VCP_FILT
+VCP_FILT
FLYC
FLYN
SPEAKER_VQ
FILT+
GND
GNDP
GNDA
GNDCP
GNDD
MIC2
MIC2_DETECT
MIC2_BIAS
MIC1_BIAS_FILT
MIC1_REF
LINEINB_REF
XSP_SDOUT
MIC3B_BIAS_FILT
MIC3B_REF
MIC3B_BIAS
MIC3A_BIAS_FILT
MIC3A
MIC1_BIAS
DMIC_SD
LINEINA
LINEINB
OUT
IN
IN
OUT
IN
OUT
OUT
IN
IN
IN
OUT
IN
IN
IN
OUT
IN
IN
OUT
IN
NC
NC
NC
NC
NC
NC
NC
NC
NCNC
NCNC
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
I2C ADDRESS: 1001010X??
L63B AUDIO CODEC
2.2UF
NOT USING SPEAKER AMPLIFIER WITH SPEAKER LOAD.
APN:338S0940
RECOMMENDED
20%
X5R
0.1UF4V
01005X5R-CERM
6.3V10%
01005
1000PF
5%
NP0-C0G16V
01005
27PF20%
402
4VX5R
10UF
SM
SM
SM
20%6.3V
10UF
CERM-X5R0402-1
6.3V
0.1UF
X5R
10%
201
5 42
21 43
5 15 42
5
37 45
5 10 22 37 42
5 10 22 37 42
21 43
21 40
21 40
21 22
21 40
20 43
20 43
20 43
5 42
5 42
WLCSP-1CS42L63B
CRITICAL
20%4.7UF
402-3TANT4V
20%6.3V
10UF
CERM-X5R0402-1
20%6.3V
0402-1CERM-X5R
10UF
20 43
20%4.7UF
402X5R-CERM1
6.3V
1.00K
MF1/32W1%
01005
X5R-CERM16.3V
402
4.7UF20%
22 43
22 43
22
01005MF1%
1/32W
1.00K22 43
37
5 42 22MF5%
010051/32W
5 42
5 15 42
5 15 42
5 15 42
010051/32W5%
22MF
2201005MF5%
1/32W
5 42
5 42
5 42
5 42
20%
01005
0.1UF4VX5R
23
22 43
20%4.7UF
402X5R-CERM16.3V
CRITICAL
5%01005MF22
1/32W
5% MF22
1/32W 01005
26
26
20%4.7UF
402X5R-CERM16.3V
CRITICAL
20%
402X5R-CERM
2.2UF10V
20%
402X5R-CERM
2.2UF10V
20%
X5R4V
0.1UF
01005
SYNC_DATE=02/03/2011
AUDIO: L63B CODECSYNC_MASTER=KAVITHA
NC_LINE_IN2_CODEC
NC_LINE_IN1_CODEC
DMIC_SD_CODEC
NC_MIC1_BIAS_CODEC
I2S_L63_XSP_SDOUT
NC_LINE_IN2_REF_CODEC
NC_MIC1N_CODEC
NC_MIC1_FILT_CODEC
EXT_MIC_BIAS
MIC2_DET
EXT_MIC_P
GND_AUDIO_CODEC
MIN_LINE_WIDTH=0.6MMMIN_NECK_WIDTH=0.2MMMAX_NECK_LENGTH=75 MM
FILT_POS
SPKR_VQ
VHP_FLYN
VHP_FLYC
VHPPFILT
VHPNFILT
VHP_FLYP
MIC2_BIAS_FILT
MIC2_DET_REF
EXT_MIC_REF
NC_MIC1P_CODEC
NC_LINE_IN1_REF_CODEC
DMIC_SCLK_CODEC
I2S3_XSP_DOUTI2S3_XSP_BCLKI2S3_XSP_LRCK
I2S_L63_VSP_SDOUTI2S2_VSP_DOUTI2S2_VSP_BCLKI2S2_VSP_LRCK
I2S_L63_ASP_SDOUTI2S0_ASP_DOUTI2S0_ASP_BCLKI2S0_ASP_LRCK
AUD_MIK_HS1_INT_L
I2S0_ASP_MCK_R
RST_L63_L
=PPVCC_MAIN_AUDIO =PP1V7_VA_VCP
=PP1V8_AUDIO
HP_DET
HP_L
HP_R
HP_REF
CODEC_LINE_OUT_RCODEC_LINE_OUT_L
CODEC_LINE_OUT_REF
LEFT_CH_OUT_REFLEFT_CH_OUT_P
RIGHT_CH_OUT_REF
RIGHT_CH_OUT_P
NC_EAROUT_ANNC_EAROUT_AP
IRQ_CODEC_L
I2C0_SDA_1V8
I2C0_SCL_1V8
I2S0_ASP_DIN
I2S2_VSP_DIN
I2S3_XSP_DIN
GND_AUDIO_HP_AMPMIN_LINE_WIDTH=1.0MMMIN_NECK_WIDTH=0.2MM
GND_AUDIO_CODEC
DMIC_SCLK_SENSOR
DMIC_SD_SENSOR
HSMIC_C_N
HSMIC_C_P
C36171
2
C36181
2
C3602 1
2
C3601 1
2
C3600 1
2
C36051
2
C36061
2
XW36001 2
XW36011 2
XW36021 2
C3603 1
2
C36041
2
U3600
C8
B7
B8A9
B5
A5
F3G3
G1
F11
G11
E11
D8
D9
F2
E10
B10
G5
E9
F9
G10
G9
E4
C5
C4
D6
D5
E8
F8
G8
D7E7
F7
G7
F10
B9
A3
D4
E2
B3
B1
C2
C1
D3
C3
B2
A1
D2
D1
A2
A4
F1
E1
B4
D10
E5
C6
C7
E6
G6
F6
G4
F4
G2
D11
B11
C11
F5
C9
C10A11
A10
E3
B6
A6A8
A7
C36081
2
C3614 1
2
C36131
2
C3611 1
2
R36051 2
C3609 1
2
R36041 2
R36011 2
R3602 1 2
R3603 1 2
C36071
2
C36161
2
R36081 2
R36211 2
C36151
2
051-8773
10.0.0
36 OF 157
19 OF 48
46
46
46
42
46
46
46
19 21 45
46
46
42
42
20 22 35 35
35
46
46
21 22 45
19 21 45
OUT
IN
IN
OUT
OUT
OUT
OUT
IN-IN+ OUT+
OUT-
GAINSHDN*
PVDD
NC
PGND
IN-IN+ OUT+
OUT-
GAINSHDN*
PVDD
NC
PGND
OUT
NC
NC
IN
OUT
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
NC
GAIN:6DB
GAIN
100K
GND
APN:353S3317)TURN ON TIME: 3.5MS
NC
NCNC100K
SHORTNC
12DB
NC
SHORT
0DB
L63 LINEOUT2A IS CONNECTED TO U3700L63 LINEOUT2B IS CONNECTED TO U3710
6DB
GAIN:6DB
VDD
9DB
3DB
TURN ON DELAY: ?MS
SPEAKER CONNECTORAPN 518S0672
MAY NEED TUNING FOR THESE FILTERS
75HZ +/- XXX%
SPEAKER AMPLIFIER
LEFT CHANNEL IS INVERTED TO FIX CODEC BUG ON LINEOUT2
19 43
19 43
19 43
SM
SM
20 43
20 43
20 43
20 43
0603-1
10VX5R
10UF20%
0603-1
10VX5R
10UF20%
5%
NP0-C0G
CRITICALNOSTUFF
100PF16V
01005
5%
NP0-C0G
NOSTUFF
100PF16V
01005
CRITICAL
0%1/32W
0.00
MF01005
1/32WMF
1%
01005
100
01005
0.001/32W
MF
0%
CRITICAL
0.015UF
10%
0201
6.3VX5R
MF
1%
100
01005
1/32W
1/32WMF
01005
0%0.00
01005
0.00
MF
0%1/32W 5%
NP0-C0G01005
16V
100PF
NOSTUFFCRITICAL
5%
NP0-C0G01005
16V
100PF
NOSTUFFCRITICAL
MAX98304CWLPNDIFPR_BADTERM
CRITICAL
MAX98304CWLP
CRITICAL
CRITICAL
0.015UF
0201X5R6.3V10%
0.015UF
0201
6.3V10%
X5R
CRITICAL
0.015UF
0201X5R6.3V10%
CRITICAL
78171-6006M-RT-SM
CRITICAL
6 0201
240-OHM-0.2A-0.8-OHM
5%27PF
NP0-C0G25V
0201
5 20
SM
SM
201X5R
10%6.3V
0.1UF
19 43
01005
5%1/32W
100K
MF
201X5R6.3V10%
0.1UF
AUDIO: SPEAKER AMPSYNC_MASTER=KAVITHA SYNC_DATE=02/03/2011
MIN_LINE_WIDTH=0.30MMMIN_NECK_WIDTH=0.20MM GND_SPKR_AMP2
AUD_SPKR_AMP2_PBUS MIN_NECK_WIDTH=0.20MMMIN_LINE_WIDTH=0.30MM
MIN_NECK_WIDTH=0.20MMMIN_LINE_WIDTH=0.30MMGND_SPKR_AMP1
AUD_SPKR_AMP1_PBUSMIN_NECK_WIDTH=0.20MMMIN_LINE_WIDTH=0.30MM
MAX983X4_L_IN_P
SPKRAMP_L_OUT_NSPKRAMP_L_OUT_P
SPKRAMP_R_OUT_PSPKRAMP_R_OUT_N
SPK_ID SPK_ID_FILT
LEFT_CH_OUT_REF
RIGHT_CH_OUT_P
LEFT_CH_OUT_P
=PPVCC_MAIN_AUDIO
LEFT_CH_P
RIGHT_CH_OUT_REF
RIGHT_CH_P
=PPVCC_MAIN_AUDIO
AUD_SPKRAMP_MUTE_L
MAX983X4_R_GAIN
SPKRAMP_R_OUT_NMIN_LINE_WIDTH=0.50MMMIN_NECK_WIDTH=0.20MM
MIN_LINE_WIDTH=0.50MMMIN_NECK_WIDTH=0.20MMSPKRAMP_R_OUT_PMAX983X4_R_IN_P
MAX983X4_R_IN_N
AUD_SPKRAMP_MUTE_L
MAX983X4_L_GAIN
MIN_NECK_WIDTH=0.20MMMIN_LINE_WIDTH=0.50MM
SPKRAMP_L_OUT_NSPKRAMP_L_OUT_P MIN_NECK_WIDTH=0.20MM
MIN_LINE_WIDTH=0.50MM
MAX983X4_L_IN_N
XW37001 2
XW37011 2
C3703 1
2
R37001
2
C3713 1
2
XW37101 2
XW37111 2
C37041
2
C37141
2
C3753 1
2
C37521
2
R37031
2
R370112
R37021
2
C37011 2
R371112
R37121
2
R37131
2
C3751 1
2
C37501
2
U3700
B3
C2C3
A1
A2
B1
A3
C1
U3710
B3
C2C3
A1
A2
B1
A3
C1
C37021 2
C37111 2
C37121 2
J3700
7
8
1
2
3
4
5
6
L3700
1 2
C37001
2
051-8773
10.0.0
37 OF 157
20 OF 48
B2
B2
45
40
45
40
43
20 43
20 43
20 43
20 43
19 20 22 35
43
43
19 20 22 35
5 20
43
43
43
OUT
OUT
IN
IN
OUT
IN
OUT
OUT
OUT
IN
IN
IN
IN
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
HEADPHONE OUTPUT ZOBEL NETWORK
CODEC
DOCK LINE OUTPUT
DOCK
01005MF
1%1001/32W
01005
1%
MF
1001/32W
10%6.3VX5R
33000PF
201201
6.3VX5R
10%33000PF
27PF
01005
5%
NP0-C0G16V
01005
16VNP0-C0G
27PF5%
16V
01005NP0-C0G-CERM
15PF5%
15PF16V5%
01005NP0-C0G-CERM
23 43
19 22
19 43
19 43
23 43
19 22
27
19 40
27
19 40
19 40
27 45
27
SM
SM
NP0-C0G-CERM01005
16V
15PF5%
01005
5%16VNP0-C0G
27PF
SM
SM
010051%
100
100
1%01005
SYNC_DATE=02/03/2011
AUDIO: HEADPHONE OUTSYNC_MASTER=KAVITHA
AUDIO_EMI_LO_LMIN_LINE_WIDTH=0.1MMMIN_NECK_WIDTH=0.07MM
MIN_NECK_WIDTH=0.07MM AUDIO_EMI_LO_RMIN_LINE_WIDTH=0.1MM
MIN_LINE_WIDTH=0.1MMCODEC_LINE_OUT_R
MIN_NECK_WIDTH=0.07MM
MIN_NECK_WIDTH=0.07MMMIN_LINE_WIDTH=0.1MM
CODEC_LINE_OUT_L
GND_AUDIO_PT_DKMAX_NECK_LENGTH=75 MM
MIN_LINE_WIDTH=0.6MMMIN_NECK_WIDTH=0.2MMGND_AUDIO_CODEC
MIN_LINE_WIDTH=0.1MMMIN_NECK_WIDTH=0.07MM
CODEC_LINE_OUT_REF
HP_R
AUD_HP1_MLBCON_L
MIN_NECK_WIDTH=0.07MMMIN_LINE_WIDTH=0.1MM AV_EMI_DIFF_SENSE
HP_REF
HP_ZR
AUD_HP1_MLBCON_R
HP_L
GND_AUDIO_HP_AMP
HP_ZL
R38511
2
R38501
2
C38511
2
C3850 1
2
C38531
2
C38521
2
C3802 1
2
C38011
2
XW38001 2
XW38031 2
C3803 1
2
C38541
2
XW38511 2
XW38501 2
R380012
R380112
051-8773
10.0.0
38 OF 157
21 OF 48
19 45
19 22 45
OUT
OUT
IN
IN
IN
OUT
OUT
OUT
ADDRSDASCL
REFMIC
CLAMPO
CLAMPIRAMPO
RAMPI
GND2
MIC2
GND
MIC1
VDD
GND1
IN
IN
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
(HSMIC_C_N)
(HSMIC_C_P)
EXT MIC LPF FC = 677KHZ
TO CODEC
EXTERNAL (HEADSET) MIC INPUT CIRCUITRY
FROM HEADSET
10%6.3V
201
0.1UF
X5R
19 43
19 43
23 40
23 40
5%33PF
NP0-C0G-CERM16V
01005
X7R
1000PF10%
201
16V
MF1/20W1%
201
470
MF1/20W1%
470
201
1%1/20W
201MF
1K19
6.3V10%
X5R201
0.1UF
201
2.2K
1/20WMF
1%1/20W1%
2.2K
201MF
20%
0402-1CERM-X5R
10UF6.3V
19 43
19 43
19 21
SM
TS3A8235YFP
CRITICAL
WCSP
NOSTUFF
CERM-X5R6.3V20%10UF
0402-1
201MF
1/20W
NOSTUFF
5%
0
MF1/20W5%
0
201
23 40
23 40
201MF
1/20W5%
0
NOSTUFF
201
5%
0
MF1/20W
201
6.3VX5R
10%
0.1UF
5%
01005NP0-C0G-CERM
16V
15PF
SYNC_DATE=02/03/2011
AUDIO: DETECT/MIC BIASSYNC_MASTER=KAVITHA
AUD_HS_MIC2_HI
AUD_HS_MIC1_HI
GND_AUDIO_HP_AMP
=PP3V0_S2R_HALL_CHSW
PPVDD_CHSWMIN_NECK_WIDTH=0.20MMMIN_LINE_WIDTH=0.30MM
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
VOLTAGE=4.6V
AUD_HS_MIC2_RET
HSMIC_C_P
CHS_CAP_REF
CHS_CLAMPOHSMIC_R_P
EXT_MIC_REFHSMIC_R_N
EXT_MIC_P
CHS_CLAMPI
HP_REF
EXT_MIC_BIAS
I2C0_SDA_1V8I2C0_SCL_1V8
HSMIC_C_N
=PPVCC_MAIN_AUDIO
AUD_HS_MIC1_RET
C42111 2
C4212 1
2 C42131 2
C4216 1
2
C42171
2
R42121 2
R42131 2
R42011 2
C42001
2
R42021 2
R42031 2
C42011
2
XW42001 2
U4200
A2
C4
B4
C2
B2
B3
C3
D2B1C1
D4
D3
D1
A3A4
A1
C42021
2
R42041 2
R42051 2
R42101 2
R42111 2
051-8773
10.0.0
42 OF 157
22 OF 48
19 21 45
35
43
43
5 10 19 37 42
5 10 19 37 42
19 20 35
OUT
OUT
OUT
OUT
IN
IN
IN
OUT
OUT
IN
IN
OUT
IN
IN
IN OUT
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
HEADSET JACK INSERTION DETECT
HEADPHONE JACK CONNECTION IS ON FRONT PANEL FLEX, CSA 55/PDF 29
PLACE ALL COMPONENTS NEAR J5401
22 40
0402
30-OHM-1.7A
CRITICAL0402
30-OHM-1.7A
CRITICAL
22 40
24 43
24 43
24 40
24
24
0402
30-OHM-1.7A
0402
30-OHM-1.7A
CRITICAL
22 40
22 40
0402
30-OHM-1.7A
CRITICAL0402
30-OHM-1.7A24 40
24 40
0201
240-OHM-0.2A-0.8-OHM
23 40
21 43
21 43
10V10%
201X7R
4700PF
NOSTUFF1/32W5%
01005MF
3.3K23 40 19
SYNC_MASTER=KAVITHA SYNC_DATE=02/03/2011
AUDIO: HP/MIC FILTERS
HP_DETAUD_HP1_DET_H
MIN_NECK_WIDTH=0.05MMMIN_LINE_WIDTH=0.1MMAUD_HS_MIC2_HI
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.3MMAUD_HS_MIC2_RET
MIN_NECK_WIDTH=0.05MMMIN_LINE_WIDTH=0.1MM
CONN_AUD_HEADSET_CHS_MIC2
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.3MM
CONN_AUD_HEADSET_CHS_RET2
AUD_HP1_DET_H
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.3MMAUD_HS_MIC1_RET
MIN_NECK_WIDTH=0.05MMMIN_LINE_WIDTH=0.1MMAUD_HS_MIC1_HI
MIN_NECK_WIDTH=0.05MMMIN_LINE_WIDTH=0.1MM
CONN_AUD_HEADSET_CHS_MIC1
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.3MM
CONN_AUD_HEADSET_CHS_RET1
MIN_NECK_WIDTH=0.1MMMIN_LINE_WIDTH=0.15MMAUD_HP1_MLBCON_R
MIN_NECK_WIDTH=0.1MMMIN_LINE_WIDTH=0.15MMAUD_HP1_MLBCON_L
MIN_NECK_WIDTH=0.1MMMIN_LINE_WIDTH=0.15MMCONN_AUD_HEADSET_LEFT
MIN_NECK_WIDTH=0.1MMMIN_LINE_WIDTH=0.15MMCONN_AUD_HEADSET_RIGHT
CONN_AUD_HEADSET_DET
L43031 2
C43101
2
R43121 2
L43061 2
L43041 2
L43011 2
L43021 2
L43081 2
L43071 2
051-8773
10.0.0
43 OF 157
23 OF 48
NCNCNC
NCNCNC
NC
NCNCNC
NC
NC
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
APN: 518S0828
APN: 518S0828
CAM CLOCK 0
CAM CLOCK 1
CRITICAL
F-RT-SM502250-8037
CRITICAL
F-RT-SM502250-8037
SYNC_MASTER=MARK
CONNECTOR: SENSORSYNC_DATE=01/11/2011
MIPI0C_CAM_CLK_PCLK_CAM_FF_CONN
ISP_CAM_1_SDAMIPI1C_CAM_CLK_P
CONN_IRQ_GYRO_INT2SRL_L
AUD_VOL_UP_L
CONN_IRQ_ACCEL_INT2_L
CONN_AUD_HEADSET_CHS_RET2CONN_AUD_HEADSET_CHS_MIC2CONN_AUD_HEADSET_CHS_MIC1
CONN_AUD_HEADSET_RIGHTCONN_AUD_HEADSET_CHS_RET1
ISP_CAM_0_SCLDMIC_DATA_CONN
I2C1_SDA_1V8_CONNIRQ_ALS_INT_CONN_L
I2C2_SCL_3V0_ALSPM_REAR_CAM_SHUTDOWN_FILT
I2C1_SCL_1V8_CONN
MIPI1C_CAM_CLK_N
ISP_CAM_1_SCL
CONN_IRQ_PROX_INT_L
MIPI0C_CAM_CLK_N
ONOFF_L
MIPI1C_CAM_DATA_P<0>
MIPI0C_CAM_DATA_P<1>
ISP_CAM_0_SDAPP3V0_S2R_HALL_FLT
MIPI0C_CAM_DATA_N<1>
PP1V8_SENSOR_FLT
CLK_CAM_RF_CONN
CAM0_RESET_L_FLT
PP3V0_SENSOR_FLT
PP2V85_CAM_FLT
MIPI0C_CAM_DATA_N<0>
DMIC_CLK_CONN
I2C2_SDA_3V0_ALS
CONN_IRQ_GYRO_INT1CONN_AUD_HEADSET_LEFT
CONN_AUD_HEADSET_DETCONN_IRQ_ACCEL_INT1_L
AUD_VOL_DOWN_L
MIPI1C_CAM_DATA_N<0>
CONN_IRQ_HALL
MIPI0C_CAM_DATA_P<0>
PM_FRONT_CAM_SHUTDOWN_FILT
J5400
1
1011
1213
1415
1617
1819
2
2021
2223
2425
2627
2829
3
3031
3233
3435
3637
38
39
4
40
41
56
78
9
J5401
1
1011
1213
1415
1617
1819
2
2021
2223
2425
2627
2829
3
3031
3233
3435
3637
38
39
4
40
41
56
78
9
051-8773
10.0.0
54 OF 157
24 OF 48
25 43
25 42
25 42
25 43
26
5 37
5
26
23 40 23 40
23
23 43 23
25 42
26 25 42
25
10 25 42
25
25 42
25 43
25 42
26
25 43
5 37
25 43
25 43
25 42
26 45
25 43
26 45
25 42
26
10 26 45
26 45
25 43
26
10 25 42
26
23 43 23 40
26
5
25 43
25
25 43
25
IN
IN
IN1
IN2
IN4
IN3
OUT1
OUT2OUT3
OUT4
GND
IN1
IN2
IN4
IN3
OUT1
OUT2OUT3
OUT4
GND
IN
BI
BI
OUT
IN
IN
BI
BI
SYM_VER-1
SYM_VER-1
IN
BI
BI
OUT
OUT
OUT
OUT
OUT
BI
BI
OUT
SYM_VER-1
SYM_VER-1
SYM_VER-1
IN
BI
IN1
IN2
IN4
IN3
OUT1
OUT2OUT3
OUT4
GND
OUT
BI
OUT
IN1
IN2
IN4IN3
OUT1
OUT2
OUT3OUT4
GND
BI
IN
IN
IN OUT
OUT
IN
BI
OUT
BI
IN
IN
BI
BI
BI
BI
OUT
OUT
BI
BI
BI
BI
NCNC
NCNC
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
TABLE_ALT_ITEM
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
PLACE IT NEAR H422 OHM
PLACE IT NEAR H422 OHM
7
7 42
0603800MHZ-100MA-27PF
0603800MHZ-100MA-27PF
7 42
7 42
5 42
5
7 43
7 43
7 43
7 43
90-OHM-50MATCM0605-1
90-OHM-50MATCM0605-1
5%1/20W
MF201
0 NOSTUFF
1/20W
0MF5%
NOSTUFF201
1/20W 201MF5%
0 NOSTUFF
201MF
1/20W5%
0
NOSTUFF
24
10 24 42
24 42
24
24
24 42
24 43
24 43
24 43
24 43
5%
201MF1/20W
100K
NOSTUFF
24 42
1/20W
0MF5%201
NOSTUFF
1/20W5% MF
201 NOSTUFF
0
90-OHM-50MATCM0605-1
1/20W
0MF5%201
NOSTUFF
1/20W5% MF
201
0
NOSTUFF
MF2011/20W
05%
NOSTUFF
90-OHM-50MATCM0605-1
90-OHM-50MATCM0605-1
201MF
05%
1/20W NOSTUFF
7 42
24 42
0603800MHZ-100MA-27PF
24
24 42
24 42
800MHZ-100MA-27PF0603
NOSTUFF
5%
201MF1/20W
100K
7 42
7
7 42
5 42 10 24 42
NOSTUFF
5%100PF
CERM25V
201
25VCERM
100PF5%
NOSTUFF
201
MF-LF
22
1/16W5%
402
402MF-LF1/16W
22
5%
37
5 10 42
5 10 42
24 42
24 42
7 43
7 43
7 43
7 43
7 43
7 43
24 43
24 43
24 43
24 43
24 43
24 43
22
5%
402
1/16WMF-LF
22
5%
402
1/16WMF-LF
?155S0643 155S0373U5502,U5503,U5500,U5501,U5600,U5601
RADAR:8376668
SYNC_MASTER=MARK
SENSOR PANEL FILTERS 1SYNC_DATE=01/11/2011CLK_CAM_RF_C
MIPI0C_CAM_DATA_P<0>
MIPI0C_CAM_CLK_N
MIPI0C_CAM_CLK_P
CLK_CAM_FF_C CLK_CAM_FF_FILT
MIPI1C_AP_CLK_N
MIPI1C_AP_CLK_P
I2C1_SCL_1V8_CONNI2C1_SDA_1V8_CONN
MIPI0C_CAM_DATA_N<0>
MIPI0C_CAM_DATA_P<1>
MIPI0C_CAM_DATA_N<1>
MIPI0C_AP_DATA_P<1>
MIPI0C_AP_DATA_N<0>
MIPI0C_AP_DATA_P<0>
MIPI0C_AP_CLK_P
MIPI0C_AP_CLK_N
MIPI1C_CAM_DATA_N<0>
MIPI1C_CAM_DATA_P<0>
MIPI1C_CAM_CLK_N
MIPI1C_CAM_CLK_P
MIPI1C_AP_DATA_P<0>
IRQ_HALL
I2C1_SDA_1V8I2C1_SCL_1V8
ISP_CAM_1_SCL
IRQ_ALS_INT_CONN_LI2C2_SCL_3V0_ALSI2C2_SDA_3V0_ALS
ISP_AP_1_SDAPM_FRONT_CAM_SHUTDOWN_FILTISP_CAM_1_SDA
I2C2_SCL_3V0
CLK_CAM_FF_CONNI2C2_SDA_3V0
IRQ_ALS_INT_L
CONN_IRQ_HALL
ISP_AP_1_SCL
=PP1V8_CAM
PM_FRONT_CAM_SHUTDOWN
=PP1V8_CAM
CLK_CAM_RF
ISP_AP_0_SDAPM_REAR_CAM_SHUTDOWNISP_AP_0_SCL
ISP_CAM_0_SDAPM_REAR_CAM_SHUTDOWN_FILTISP_CAM_0_SCL
CLK_CAM_RF_CONN
CLK_CAM_RF_FILT
CLK_CAM_FF
MIPI1C_AP_DATA_N<0>
MIPI0C_AP_DATA_N<1>
U5500
910
1234
5678
U5501
910
1234
5678
L5500
1
2 3
4
L5501
1
2 3
4
R55101 2
R55111 2
R55121 2
R55131 2
R55011
2
R56201 2
R56211 2
L5620
1
2 3
4
R56101 2
R56111 2
R56121 2
L5600
1
2 3
4
L5601
1
2 3
4
R56131 2
U5502
910
1234
5678
U5503
910
1234
5678
R55021
2
C55011
2
C55001
2
R56011 2
R56001 2
R56031 2
R56021 2
051-8773
10.0.0
55 OF 157
25 OF 48
42
42 42
25 35
25 35
42
IN1IN2
IN4IN3
OUT1OUT2
OUT3OUT4
GND
OUT IN
OUT
OUT
IN
IN
OUT
OUT
IN
IN
IN OUT
IN
OUT
IN1
IN2
IN4
IN3
OUT1
OUT2OUT3
OUT4
GND
OUT
IN
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
DCR 0.31
DCR 0.31
DCR 0.31
240-OHM-0.2A-0.8-OHM
0201
0603800MHZ-100MA-27PF
5 24
5
5
24
24
5
5
24
24
0402
240-OHM-25%-400MA
240-OHM-25%-400MA
0402
240-OHM-25%-400MA
0402
7 24
19
19
10%
201X7R16V1000PF
10%X5R2016.3V0.1UF
10%1UF
402-1X5R10V
82PF
CERM0201
5%25V
10%16VX7R201
1000PF10%1UF
402-1X5R10V
10%1000PF
20116VX7R
10%1UF
402-1X5R10V
25V5%CERM0201
82PF
0201CERM25V5%82PF
10%1000PF16VX7R201
10%1UF
402-1X5R10V25V
5%CERM
82PF
0201
800MHZ-100MA-27PF0603
24
24
SYNC_MASTER=MARK SYNC_DATE=01/11/2011
SENSOR PANEL FILTERS 2
=PP3V0_OPTICAL PP3V0_SENSOR_FLTVOLTAGE=3.0VMIN_LINE_WIDTH=0.6 MMMIN_NECK_WIDTH=0.2 MMMAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
=PP2V85_CAM PP2V85_CAM_FLT
NET_SPACING_TYPE=PWR
VOLTAGE=2.85VMIN_NECK_WIDTH=0.2 mmMIN_LINE_WIDTH=0.6 mm
MAX_NECK_LENGTH=3 MM
DMIC_SCLK_SENSORDMIC_SD_SENSOR
PP1V8_SENSOR_FLT
MIN_NECK_WIDTH=0.2 mmVOLTAGE=1.8V
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MM
MIN_LINE_WIDTH=0.6 mm
PP3V0_S2R_HALL_FLT
MAX_NECK_LENGTH=3 MM
MIN_LINE_WIDTH=0.6 mmVOLTAGE=3.0VMIN_NECK_WIDTH=0.2 mmNET_SPACING_TYPE=PWR
=PP1V8_SENSOR
=PP3V0_S2R_HALL
CAM0_RESET_L_FLTCONN_IRQ_PROX_INT_L
CAM0_RESET_LIRQ_PROX_INT_L
CONN_IRQ_GYRO_INT2CONN_IRQ_GYRO_INT1
CONN_IRQ_ACCEL_INT1_LCONN_IRQ_ACCEL_INT2_L
IRQ_GYRO_INT2IRQ_GYRO_INT1IRQ_ACCEL_INT1_LIRQ_ACCEL_INT2_L
DMIC_CLK_CONNDMIC_DATA_CONN
C56231
2
C56161
2
C56151
2
C56141
2
C56211
2
C56181
2
C56201
2
C56131
2
C56171
2
C56121
2
C5631
2
C56021
2
C56011
2
U5600
910
1234
5678
L5610
1 2
U5601
9
10
1
23
4
5
67
8
L5611
1 2
L5613
1 2
L5612
1 2
051-8773
10.0.0
56 OF 157
26 OF 48
35 10 24 45
35 24 45
24 45
24 45
35
35
GND
VBUS
IONC
IONC
GND
VBUS
IONC
IONC
GND
VBUS
IONC
IONC
REF
GND
IN OUTBI
BI
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
IN
OUT
IN
IN
IN
OUT
OUT
OUT
OUT
SYM_VER-1
SYM_VER-1
SYM_VER-1
SYM_VER-1
GND
VBUS
IONC
IONC
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
TABLE_ALT_ITEM
TABLE_ALT_ITEM
TABLE_ALT_ITEM
TABLE_ALT_ITEM
TABLE_ALT_ITEM
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
TABLE_ALT_ITEM
TABLE_ALT_ITEM
ACCESSORY
FIREWIRE DETECT/ DISPLAYPORT HPD
USB
LINEOUTVIDEO RETURN CURRENT
DISPLAYPORT
(JTAG_TCK)
JTAG_AP_TMS = 1.8V: U5730’S IN = 1.16V
NOTE:JTAG_AP_TMS = 3.3V: U5730’S IN = 2.13V
JTAG
PLACE BY PMU
NOTE:
0.095 OHM DCR
SEPARATION BETWEEN AUDIO ANDNOTE: R5700 ADDED TO PROVIDE
ANALOG VIDEO
MAX CONTINUOUS VOLTAGE IS 19V - SPEC IS 16V
(JTAG_TMS)
0201
25VNP0-C0G
27PF5%
0201
25VNP0-C0G
27PF5%
0201
25VNP0-C0G
27PF5%
25VNP0-C0G
27PF5%
0201
NOSTUFF
0201
25VNP0-C0G
27PF5%
NOSTUFF
0201
25VNP0-C0G
27PF5%
RCLAMP0502NSLP1210N6
RCLAMP0502NSLP1210N6
RCLAMP0502NSLP1210N6
5%12PF
NP0-C0G-CERM25V
0201
5%25VNP0-C0G
27PF
0201
0201
22-OHM-25%-900MA
0.01UF10V10%
X5R201
10%
402X7R
0.01UF25V
FERR-120-OHM-1.5A
0402A
FERR-120-OHM-1.5A
0402A
30-OHM-1.7A
0402
10%
X7R50V
402
0.01UF201
1/20WMF
47K
5%
GDZT2R5.1BGDZ-0201
UCLAMP0511Z0201
UCLAMP0511Z0201
6.8V-100PF0201
1501/20WMF201
5%
DEVELOPMENT_JTAG
0
DEVELOPMENT_JTAG
0
DEVELOPMENT_JTAG
UCSPMAX9061
0.1UF
X5R
10%6.3V
DEVELOPMENT_JTAG
201
1/20WMF
220K
201
5%
MF1/20W
10K
201
5%
100K
1/20WMF 1%
201
4 42
4 42
28 43
28 43
28 43
28 43
28 43
28 43
10 11 43
10 11 43
10 11 43
21
21
21
21 45
11 42
11 42
1/20W
10K
MF201
5%
4 42
4 42
4 30 37 45
37
37
37
0201
0.01UF16V10%
X5R-CERM
DEVELOPMENT_JTAG
01005MF1/32W1%523K
1%1/32WMF01005
DEVELOPMENT_JTAG
1.00M
12-OHM-100MA-8.5GHZTCM0806-4SM
12-OHM-100MA-8.5GHZTCM0806-4SM
TCM060535-OHM-50MA
0201-114.2V-6PF
02016.8V-100PF
OMIT
SM
040227V-100PF
USBULC6-2F3BGA
MF1/20W
0
201
5%
0
1/20WMF201
5%
0.2001%1/20WMF201
0201
25VNP0-C0G
27PF5%
0201
25VNP0-C0G
27PF5%
5%27PF
NP0-C0G25V
0201
5%27PF
0201
25VNP0-C0G
NOSTUFF
0201
25VNP0-C0G
27PF5%
NOSTUFF
0201
25VNP0-C0G
27PF5%
NOSTUFF
0201
25VNP0-C0G
27PF5%
NOSTUFF
0201
25VNP0-C0G
27PF5%
NOSTUFF
0201
25VNP0-C0G
27PF5%
NP0-C0G
NOSTUFF
0201
25V
27PF5%
0201
NOSTUFF
25VNP0-C0G
27PF5%
FERR-120-OHM-1.5A
0402A
0603
FERR-70-OHM-4A
SOT953NUP412VP5XXG
02018V-100PF
0201
80-OHM-0.2A-0.4-OHM
0201
80-OHM-0.2A-0.4-OHM
0201
80-OHM-0.2A-0.4-OHMTCM0605
35-OHM-50MA
100K5%1/20WMF201
RCLAMP0502NSLP1210N6
RADAR:8849707377S0111DZ5710,DZ5711
377S0099
RADAR:8972666DZ5751377S0090 377S0081
D5700,D5701,D5702,D5703377S0107 RADAR:8947642377S0066
RADAR:8423156155S0625 L5700,L5701155S0559
377S0116 377S0108 DZ5760 RADAR:8370432
155S0276155S0725 FL0600, FL5707, FL5708, FL5711 QTY 4 RADAR:9625553
RADAR:9625601L5762155S0513 155S0320
IO FLEX: DOCK COMPONENTSSYNC_DATE=01/19/2011SYNC_MASTER=JOE
USB_DK_D0_P
USB_DK_D0_N USB_PT_DK_CON_D_N
USB_PT_DK_CON_D_P
DP_PT_DK_CON_TX_N<1>
DP_PT_DK_CON_TX_P<1>
AV_PT_DK_CON_RET
VIDEO_PT_DK_CON_C_Y
MIN_LINE_WIDTH=4.1MMVOLTAGE=5.0V
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.2MM
MAX_NECK_LENGTH=3 MM PPVBUS_USB_PT_DK_CON
JTAG_AP_TMS
=PP1V8_S2R_MISC
AUDIO_PT_DK_RETMIN_LINE_WIDTH=0.6MMMIN_NECK_WIDTH=0.2MM
VIDEO_PT_DK_CON_CVBS_PB
VIDEO_PT_DK_CON_Y_PR
ACC_PT_DK_CON_IDD5701_6
D5702_6DP_PT_DK_CON_AUX_N
DP_PT_DK_CON_TX_N<0>
DP_PT_DK_CON_TX_P<0>
D5703_6
ACC_PT_DK_CON_TX
DP_EMI_AUX_N
DP_EMI_AUX_P
DP_EMI_TX_N<1>
DP_EMI_TX_P<1>
DP_EMI_TX_N<0>
DP_EMI_TX_P<0>
ACC_PT_DK_CON_RXUSB11_ACC_RX_P
USB11_ACC_TX_N
AUDIO_PT_DK_RET
VIDEO_EMI_C_Y
PORT_DOCK_ACCID
PMU_ADC_REF
GND_AUDIO_PT_DK
AV_EMI_DIFF_SENSE
PORT_DOCK_ACC_DET_L
=PPVCC_MAIN_DOCK
VIDEO_EMI_CVBS_PB
VIDEO_EMI_Y_PR VIDEO_PT_DK_CON_Y_PR
VIDEO_PT_DK_CON_C_Y
VIDEO_PT_DK_CON_CVBS_PB
RST_AP_L
PT_DK_CON_P14PT_DK_CON_P17
JTAG_AP_TCK
U5730_IN
DP_PT_DK_CON_AUX_P
MIN_LINE_WIDTH=0.1MMMIN_NECK_WIDTH=0.07MM
AV_PT_DK_CON_DIFF_SENSE
ACC_PT_DK_CON_DET_L
D5700_6
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=4.1MM
PPVBUS_USB_EMI
FW_ZENER_PWR FW_PT_DK_CON_PWR
=PP3V3_PORT_ACC
MAX_NECK_LENGTH=3 MM
MIN_LINE_WIDTH=0.3MMMIN_NECK_WIDTH=0.1MM
VOLTAGE=3.3V
NET_SPACING_TYPE=PWR
ACC_PT_DK_CON_PP3V3
AUDIO_EMI_LO_L AUDIO_PT_DK_CON_LO_LMIN_NECK_WIDTH=0.07MMMIN_LINE_WIDTH=0.1MM
AUDIO_EMI_LO_R AUDIO_PT_DK_CON_LO_RMIN_NECK_WIDTH=0.07MMMIN_LINE_WIDTH=0.1MM
L57141 2
L5757
1 2
U5700
1
2
3 4
5
DZ5790
1
2
FL5711
1 2
FL5707
1 2
FL5708
1 2
L5716
1
2 3
4
R57901
2
D5703
1
5
4
6
C57501
2
C57511
2
C57521
2
C57531
2
C57541
2
C57551
2 D5702
1
54
6
D5701
1
5
4
6
D5700
1
5
4
6
C57221
2
C57211
2
L5762
1 2
C57821
2
C57831
2
L57611 2
L57601 2
L5763
1 2
C57801
2
R57101 2
DZ5720
1
2
DZ5710
1
2
DZ5711
1
2
DZ5712
1
2
R57401
2
R5730 1 2
R5731 1 2
U5730
B2
A2 A1
B1
C57301
2
R57501
2
R57511 2
R57521 2
R57531 2
C57601
2
R57951
2
R57961
2
L5700
1
2 3
4
L5701
1
2 3
4
L5702
1
2 3
4
DZ5752A
C
DZ5753
1
2
XW57001 2
DZ5760
1
2
DZ5751A1
A2
B1
B2
R57201 2
R57211 2
R57001
2
C57031
2
C57001
2
C57011
2
C57021
2
C57051
2
C57061
2
C57071
2
C57081
2
C57101
2
C57111
2
C57121
2
051-8773
10.0.0
57 OF 157
27 OF 48
2
3
23
23
23
29 42
29 42
29 43
29 43
29
27 28 43
29 45
5 35 39
27
27 28 43
27 28 43
29
29 43
29 43
29 43
29 42
29 42
27
37
35
27 28 43
27 28 43
27 28 43
28
28
29 43
29
29
35
29
35 29 45
29
29
OUT
OUT
OUT
OUT
BI
BI
OUT
OUT
OUT
OUT
OUTIN
OUTIN
OUTIN
OUTIN
IN OUT
IN
IN
IN
IN
BI
BI
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
PLACE NEAR J5900.
PLACE NEAR R5901 PLACE NEAR R5903
PLACE NEAR J5900.
STUFF FOR STEVENOTE
STUFFING OPTIONS FOR DP LANES 2, 3 FOR STEVENOTE.
PLACE NEAR J5900.
ALTERNATE PINOUT FOR JTAG
FOR STEVENOTE ON MLB, STUFF ALL OF THE
PLACE NEAR J5900.
PLACE NEAR J5900.
PLACE NEAR R5907
DISPLAYPORT AC COUPLING
SUPPORT ON MLB ONLY
ALTERNATE PINOUT FOR JTAG
R5904, R5906, R5914, R5915, R5916, AND R5917.FOR DEV BOARD, STUFF R5918 AND NOSTUFF R5903.
PLACE NEAR R5905
PLACE NEAR J5900.
SNOTE BOM OPTIONS. NOSTUFF R5902, R5900,R5908
PLACEMENT NOTE: NEAR U0600
1/32WMF
100K1%
01005
MF1/32W
100K1%
01005
27 43
27 43
27 43
27 43
27 28 43
27 28 43
7 28 43
7 28 43
7 28 43
7 28 43
NOSTUFFSIGNAL_MODEL=EMPTY
150
MF201
1/20W5%
SIGNAL_MODEL=EMPTYNOSTUFF
1501/20WMF201
5%
SIGNAL_MODEL=EMPTY
100PF
201CERM
NOSTUFF
25V5%
201MF1/20W
150
NOSTUFFSIGNAL_MODEL=EMPTY
5%
MF201
150
NOSTUFF
1/20W
SIGNAL_MODEL=EMPTY
5%
NOSTUFF
201
100PF
SIGNAL_MODEL=EMPTY
CERM25V5%
28 43 2016.3V0.1UF X5R10%
7 43
28 43 X5R6.3V 201
0.1UF10%
7 43
28 43 10% X5R
0.1UF2016.3V
7 43
28 43 10% 2010.1UF 6.3V X5R
7 43
29
6.8V-100PF0201
201MF
0
1/20W
DEVELOPMENT_JTAG
5%
1/20WSNOTE
NO_XNET_CONNECTION=TRUE
201MF
0
SIGNAL_MODEL=EMPTY
5%
201MF
0
1/20W
DEVELOPMENT_JTAG
5%
0
1/20W MF 201
SNOTESIGNAL_MODEL=EMPTY
NO_XNET_CONNECTION=TRUE
5%
MF1/20W
0
2015%
0
SNOTE1/20W MF 201
NO_XNET_CONNECTION=TRUESIGNAL_MODEL=EMPTY
5%
201
0
1/20W MF5%
SNOTE201MF
0
1/20W
NO_XNET_CONNECTION=TRUESIGNAL_MODEL=EMPTY
5%
201MF1/20W
0
5%
SNOTE
201MF
1/20W
05%
MF
0
201
1/20W5%
0
1/20W MF 201
SNOTE
5%
0
2011/20W MF
SNOTE
5%
MF
0
201
1/20W5%
1%1/20WMF
45.3
201
1/20W1%45.3
MF201
201MF1/20W1%45.3
201MF1/20W1%45.3
5 37
25VNP0-C0G0201
27PF5%
25VNP0-C0G0201
27PF5%
120-OHM-200MA
0201
7 28 43
7 28 43
7 28 43
7 28 43
7 43
7 43
6.3V 201X5R10%0.1UF
10% 201X5R6.3V0.1UF
10%0.1UF 6.3V 201X5R
6.3V0.1UF
X5R10% 201
6.3V 201X5R10%0.1UF
X5R10% 2016.3V0.1UF
SYNC_DATE=01/19/2011
DISPLAY PORT MISCSYNC_MASTER=JOE
DP_PT_DK_CON_TX_P<2>
DP_PT_DK_CON_TX_P<3>
VIDEO_PT_DK_CON_C_Y_R
VIDEO_PT_DK_CON_CVBS_PB_R VIDEO_PT_DK_CON_CVBS_PB
PT_DK_CON_P15_R
PT_DK_CON_P14PT_DK_CON_P14_R
DP_AP_TX_N<1>DP_AP_TX_P<1>
DP_TERM_C1251 DP_EMI_AUX_N
DP_EMI_AUX_P
=PP3V0_IO_MISCDP_EMI_TX_P<0>
DP_EMI_TX_N<0>
DP_EMI_TX_P<1>
DP_EMI_TX_N<1>
DP_PT_DK_CON_TX_P<2>
DP_PT_DK_CON_TX_N<2>
DP_PT_DK_CON_TX_P<3>
DP_PT_DK_CON_TX_N<3>
DP_AP_TX_P<0>
DP_AP_TX_N<0>
DP_AP_TX_P<1>
DP_AP_TX_N<1>
DP_AP_TX_N<2>
DP_AP_TX_P<2>
DP_AP_TX_N<3>
DP_AP_TX_P<3>
DP_EMI_AUX_P
DP_EMI_AUX_N
DP_AP_AUX_P
VIDEO_PT_DK_CON_C_Y
DP_PT_DK_CON_TX_N<3>
DP_TERM_C1250
VIDEO_PT_DK_CON_Y_PR_R VIDEO_PT_DK_CON_Y_PR
PT_DK_CON_P17_R
PT_DK_CON_P16_R
PT_DK_CON_P17
DP_PT_DK_CON_TX_N<2>
DP_AP_AUX_N
DP_AP_TX_N<0>DP_AP_TX_P<0>
HOME_L HOME_EMI_L
C5802 1 2
C5803 1 2
C5804 1 2
C5805 1 2
C5806 1 2
C5807 1 2
R58201
2
R58231
2
R12531
2
R12521
2
C12511
2
R12511
2
R12501
2
C12501
2
C5808 1 2
C5809 1 2
C5810 1 2
C5811 1 2
DZ5750
1
2
R590012
R590112
R590212
R590312
R590412
R590512
R590612
R590712
R590812
R59091
2
R59121
2
R591312
R591112
R59101
2
R59141
2
R59151
2
R59161
2
R59171
2
C57661
2
C57651
2
FL57501 2
051-8773
10.0.0
58 OF 157
28 OF 48
28 43
28 43
29 43
29 43 27 43
29
27 29
27 28 43
27 28 43
6 35
27 43
28 43
29 43 27 43
29
29
27
28 43
IN
IN
IN
OUT
BI
BI
IN
IN
IN
IN
BI
BI
IN
IN
OUT
OUT
OUT
OUT
OUT
OUT
IN
IN
IN
IN
IN
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
(JTAG_TMS_BACKUP)(JTAG_TCK_BACKUP)
PN 516S0542 (PLUG - MALE)
(JTAG_TMS)(JTAG_TCK)
(DP_HPD)
28
28
27 42
27 42
27 42
27 42
27 43
27 43
27 43
27 43
27 43
27 43
27
27
27
27
27
28
27
27
28 43
28 43
28 43
M-ST-SMCPB6450-0101F
CRITICAL
28
28
SYNC_MASTER=JOE
IO FLEX: B2B CONNECTORSYNC_DATE=01/19/2011
PPVBUS_USB_PT_DK_CON
PT_DK_CON_P15_RPT_DK_CON_P16_R
VIDEO_PT_DK_CON_CVBS_PB_RVIDEO_PT_DK_CON_C_Y_RVIDEO_PT_DK_CON_Y_PR_R
AUDIO_PT_DK_CON_LO_R
PT_DK_CON_P17_RPT_DK_CON_P14_R
ACC_PT_DK_CON_TXACC_PT_DK_CON_RX
ACC_PT_DK_CON_PP3V3
FW_PT_DK_CON_PWR
ACC_PT_DK_CON_DET_L
HOME_L
DP_PT_DK_CON_AUX_NDP_PT_DK_CON_AUX_P
USB_PT_DK_CON_D_PUSB_PT_DK_CON_D_N
ACC_PT_DK_CON_ID
AV_PT_DK_CON_RET
AUDIO_PT_DK_CON_LO_LAV_PT_DK_CON_DIFF_SENSE
DP_PT_DK_CON_TX_N<1>DP_PT_DK_CON_TX_P<1>
DP_PT_DK_CON_TX_N<0>DP_PT_DK_CON_TX_P<0>
J590051
52
53
54
1
10
1112
1314
1516
1718
19
2
20
2122
2324
2526
2728
29
3
30
3132
3334
3536
3738
39
4
40
4142
4344
4546
4748
49
5
50
6
78
9
051-8773
10.0.0
59 OF 157
29 OF 48
27 45
27 45
BI
BI
BI
BI
BI
OUTIN
OUT
IN
OUT
IN
OUT
IN
OUT
IN
IN
OUT
OUT
OUT
IN
OUT
IN
OUT
IN
IN
NC
NCNC
NC
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
X26 CELLULAR/GPS CONNECTOR
998-3732
- AP_MODEM_WAKE (RADAR #9179861)- H4G -> BB
NOTE FOR IPC_GPIO_X26 (GPIO24):
NOTE FOR SPI2_IPC_SRDY (GPIO12):- BB_DIAGS_READY (RADAR #9179861)- BB -> H4G
11 42
11 42
5
4 42
4 42
MF1/32W1%255K
01005
255K1%1/32WMF01005
10%6.3V
01005X5R
0.01UF
NOSTUFF
37 5
4 27 37 45
37 45
5 15 45
5 45
5 45
5 42
5 42
5 42
5 42
5 42
5
37
37
5 42
5 42
5 42
5 42
5 42
OMIT
HB-SMHOT-BAR-PADS
SYNC_DATE=01/19/2011
CONNECTOR: X26SYNC_MASTER=JOE
ADC_IN7
SPI2_IPC_SRDYHSIC_HOST_RDY
HSIC0_BB_DATA1
SNSV_BATT_POS_ACF=BATT_POS_F_3G
RST_AP_LPM_RADIO_ONRST_BB_PMU_LGSM_TXBURST_INDRST_BB_LRST_DET_L
SPI2_IPC_SCLKSPI2_IPC_MOSISPI2_IPC_MISOBB_EMERGENCY_DWLDPM_BB_HOST_WAKE
USB_BB_D_N
BB_VBUS_DETUSB_BB_D_P
UART1_BB_RXDUART1_BB_TXDUART1_BB_CTS_LUART1_BB_RTS_L
IPC_GPIO_X26HSIC_BB_RDY
HSIC0_BB_STB1
R61011
2
R61001
2
C61001
2
J6000
1
10
11
12
13
14
15
16
17
18
19
2
20
21
22
23
24
25
26
27
28
29
3
30
31
32
33
34
35
36
37
38
39
4
40
41
42
5
6
7
8
9
051-8773
10.0.0
60 OF 157
30 OF 48
35
SYM 1 OF 3
MISCSR
MISC
JTAG
FM
BT
WLAN
GND
LDO
WRF_VCO_GND
WRF_PA_GND0WRF_PA_GND1WRF_PA_GND2
WRF_PADRV_GNDWRF_GNDLNA_2GWRF_XTAL_GND
WRF_LOGEN_A_GNDWRF_AFE_GNDWRF_ANA_GND
WL_VSS_0WL_VSS_1WL_VSS_2WRF_GND
FM_RXVSS
VOUT_LNLDO1VOUT_CLDOVIN_LDOVOUT_3P1VOUT_3P3
WRF_VCOLDO_OUT_1P2
SR_VLX
BT_RFVSS
BT_FEVSSBT_VSS
SR_PVSS
WRF_TCXO_VDD
WL_VDDC1WL_VDDC2
WRF_VDDANA_1P2WL_VDDC0
WRF_VDDAFE_1P2WRF_LOGEN_A_VDD1P2
BT_VDDIOWL_VDDIOVDDIO_RFHSIC_AVDD12
BT_PAVDD3P3BT_VCOVDD1P2
BT_VDDC1BT_VDDC0
BT_RFVDD1P2BT_IFVDD1P2BT_PLLVDD1P2
FM_VDDAUDIOFM_VDD2P5FM_VDDPLL1P2FM_RFVDD1P2
PMU_AVSS
HSIC_AVSS
BT_VSSC
BT_IFVSSBT_PLLVSS
FM_VSSAUDIOFM_VSSVCOFM_PLLVSS
WRF_XTAL_VDD1P2WRF_VDDLNA_1P2_2GWRF_PADRV_VDD
WRF_VDDPA
WRF_VDD_VCOLDO_IN_1P8
SR_VDDBAT2
BT_REG_ONWL_REG_ON
BT_RST*
EXT_SMPS_REQEXT_PWM_REQ
JTAG_SEL
SR_VDDBAT1_1SR_VDDBAT1_0
WLAN GPIO
HSIC
SYM 3 OF 3
BT/FM LOGIC
WLAN LOGIC
GPIO
PCM
FM I2S
TEST
UART
WLAN SDIO
SDIO_DATA_0SDIO_DATA_1SDIO_DATA_2SDIO_DATA_3SDIO_CLK
WRF_GPIO_OUT
BT_I2S_CLK
BT_GPIO_3BT_GPIO_4BT_GPIO_5
BT_GPIO_1BT_GPIO_2
BT_PCM_SYNC
BT_GPIO_0
BT_PCM_CLKBT_PCM_IN
BT_PCM_OUT
BT_UART_TXDBT_UART_RXD
BT_UART_RTS*BT_UART_CTS*
BT_TM0
BT_I2S_DIHSIC_DATAHSIC_RREF
WL_GPIO_1
WL_GPIO_6WL_GPIO_5
WL_GPIO_3WL_GPIO_4
WL_GPIO_2
WL_GPIO_0
HSIC_STROBE
SDIO_CMDBT_I2S_DO
BT_I2S_WS
BT_CLK_REQ_INBT_CLK_REQ_MODE
IN
OUT
OUT
IN
IN
IN
OUT
OUT
IN
IN
OUT
IN
IN
IN
OUT
IN
OUT
IN
BI
IN
IN
IN
BI
IN
IN
YA
B
NCGND
VCC
IN
OUT
BI
NCNCNCNC
NCNCNC
NCNC
NC
NCNC
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
TABLE_ALT_ITEM
TABLE_ALT_ITEM
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
TABLE_ALT_ITEM
(NEAR M9)
ALTERNATE PARTS AVAILABLE:
USED FOR BOOTSTRAPPING OPTIONS
WE HAVE 500MILIAMP BURST RETURN CURRENTS TO BATTERY
PULL-UP/DOWN RESISTORS BOOTSTRAP RESISTORS
SDIO_DATA2
PULL DOWN FOR GPIO
SET TAU = 200MILISEC WLAN RESET FALLSDEVICE READY DE-ASSERTS WHEN:
SW-DEFINED GPIO2 FALLS
1
0
1
1
X
0
1
SDIO_DATA1
GSPI
SDIO
1
0
MODE DEF.ARM STATE
RESET
RESET
RUNNING
RUNNING
HOST WAKE
FM I2S NOT WIRED UP
GET RFDESIGN OK FOR ANY SEPARATION
HSIC DEV RDY / JTAG TCK
RF GUYS HATE MULTIPLE GROUND PLANES
JTAG TRST_N(UNUSED)
UART TX / JTAG TDOUART RX / JTAG TDI
HSIC
BOOTLOADERLESS HSIC
SUPPLY FILTERING
GPIO6
WLAN/BT POWER
HSIC HOST RDY / JTAG TMS
1
X
X
BOOTSTRAPPING OPTIONS
SDIO NOT WIRED UP
WLAN/BT BASEBAND
HSIC READY KLUDGE
(NEAR E1)
MF201
5%1/20W
10K
SHORT-0402
NOSTUFF
X5R
20%6.3V
0201
0.22UF
MF
5%1/20W
10K
201
120-OHM-200MA
0201
0201
120-OHM-200MA
4.7UF
X5R603
20%6.3V
20%
X5R603
6.3V
4.7UF
0201
600-OHM-150MA
WLBGABCM4330XKUBG
CRITICAL
CKPLUS_WAIVE=PWRTERM2GND
BCM4330XKUBGWLBGA
CRITICAL
15 33
15 33
15 33
15 33
15
15 31 33
15 33
15
15
15
15 33
15 33
31 33
15 33
15 33
15
31
201
1/20WMF
1%
49.9
15 33
15 33
32
15 31 33
15 33
201X7R16V10%1000PF
603X5R
20%6.3V
4.7UF
603X5R
20%6.3V
4.7UF
1UF
402
6.3V10%
CERM
CRITICAL
2.2UH-1.3A-0.1OHM
1008
603
4.7UF20%
X5R6.3V
10%6.3VX5R201
0.1UF
X7R-CERM
10%220PF
201
25V
5%10PF
NPO201
25V 0.1UF10%
201
6.3VX5R
201X5R
10%0.1UF6.3V
6.3V
0.1UF10%
X5R201
MF201
5%1/20W
10K
31
1/20W
201
0
5%
MF
NOSTUFF
31 33
31 33 35
MF201
5%1/20W
100K
20%
X5R6.3V
4.7UF
603
10K
5%
201
1/20WMF
5%
201CERM25V
100PF
0201
600-OHM-150MA
201
25VNPO
10PF5%
74AUP1G08GFSOT891
10%0.1UF6.3VX5R201
2.2M
1/20WMF201
5%
10%0.1UF6.3VX5R201
15 31 33
10%6.3VX5R
0.1UF
201
0.1UF10%6.3VX5R201
201
0
5%
MF1/20W
15 31
15
05%1/20W
201MF
1UF10%6.3V
402CERM
25V
201NPO
10PF5%
10%
201X5R
0.1UF6.3V
MF
100K1/20W5%
201100K
201MF1/20W5%
MF201
5%1/20W
100K
MF201
5%1/20W
100K
MF201
5%1/20W
100K
NOSTUFF
ANDGATE_TI TIU8311S0548 311S0398
155S0657 FERRITE_TY TAIYO YUDENFL2,FL4155S0537
155S0337 155S0444 FERRITE_TDK TDKFL6,FL9
WLAN BB & POWER
PWR100VDD_LNLDO_1V2
SR_VLXPWR1000
PWR100VDD_CORE_1V2
PWR1000VDD_CBUCK_1V5
PWR1000BATT_VDD_4330
PWR100VDD_LDO_2V5
SDIO_DATA1_4330
VDD_VCO_1V2
VDD_IO_1V8
BT_WAKE
VDD_IO_1V8
SDIO_DATA3_4330
SDIO_CLK_4330
SDIO_DATA3_4330SDIO_DATA2_4330
SDIO_CMD_4330SDIO_CLK_4330
HSIC_STROBE_4330
HSIC_RREF
WLAN_GPIO6
2G_TSSI
WLAN_GPIO1
VDD_IO_1V8
WLAN_GPIO2
WLAN_GPIO2_R
VDD_IO_1V8
WLAN_ENABLE_RC
HSIC_DEVICE_READY_R HSIC_DEVICE_READY
WLAN_ENABLE
WLAN_GPIO2 HSIC_DEVICE_READY
SDIO_DATA2_4330
WLAN_GPIO6
WLAN_GPIO0
WLAN_GPIO2
WLAN_GPIO4WLAN_GPIO3
WLAN_GPIO5
HSIC_DATA_4330
BT_UART_CTS_NBT_UART_RTS_N
BT_UART_RXDBT_UART_TXD
BT_PCM_DOUTBT_PCM_DINBT_PCM_CLK
BT_WAKE
BT_PCM_SYNC
BT_HOST_WAKE
BT_GPIO5
SDIO_DATA0_4330
SDIO_CMD_4330
SDIO_DATA0_4330SDIO_DATA1_4330
VDD_CORE_1V2
VDD_LNLDO_1V2
VDD_IO_1V8VDD_LDO_3V3
VDD_CORE_1V2
VDD_LDO_3V3VDD_BTCORE_1V2
VDD_BT_1V2
VDD_LDO_2V5VDD_BT_1V2
VDD_XTAL_1V2
VDD_WRF_1V2
BATT_VDD_4330
BATT_VDD_4330
BT_RESET_N
WLAN_ENABLE
JTAG_SEL
VDD_LDO_3V3 PWR100
PWR100VDD_BT_1V2
PWR100VDD_BTCORE_1V2
BATT_VCCPWR500
PWR100VDD_WRF_1V2
PWR100
PWR100VDD_LNLDO_1V2
PWR100VDD_WRF_1V2
PWR100VDD_XTAL_1V2
PWR100VDD_CORE_1V2
R51
2
XW1
1 2
C291
2
R41
2
FL2
1 2
FL4
1 2
C21
2
C11
2
FL6
1 2
U4
A10
B8 C8
A8
B11 C10
K10
B9 B10
G10
A11
K8E8
F7
C9
F8
J10K9
F10E12 E11
F12D10
E10
C11F11
L1 M1
F5
L11
M11
K12L12K11M12
L3
M10J11J12
M9L10
L9
K1K7E7
M3
K2L5E5
F4C1
C5
C7
D3D2
B2B4B6C4C3
F3
F1F2E1
G4D1
B7
A4
H2H3
U4
D7E9
F9D9H10H9H12J9
H8G7H7
G8
H6J6J5K6
G11
G6F6
E6D6
L2J1
M2
M7L7
M6M8M5L8
H4G5H5D5J8L6D8
E4
R101 2
C31
2
C481
2C491
2 C501
2
L1
1 2
C58 1
2
C561
2
C541
2
C531
2
C551
2
C571
2C591
2
R111
2
R761 2
R121
2
C701
2
R161 2
C791
2
FL9
1 2
C781
2
U8
2
1
36
4
C801
2
R271 2
C811
2
C821
2
C521
2
R281 2
R261
2
C171
2
C851
2
C861
2
R311
2
R341
2
R331
2
R321
2
R351
2
051-8773
10.0.0
61 OF 157
31 OF 48
5
31
31
31 32 33
31
31
31 33 35
15 31 33
31
31
31
31
31
31
31 33 35
31 33 35
31 33 15 31
31 31
31
31
31
31
31
31 33 35
31 32 33
31
31 32 33
31
31
31
31
31
31
31 32 33
31 32 33
31 32 33
31
31
33 35
31
31
31 31
31
OUT
VDD
RX
BT
TX
SW_OUT/NC
GND
ANT
VC3VC2
VC1
LNA_IN/NC
BI
BI
OUT
GND
IN
BI
IN
IN
RF / CLOCKS
BT
RF
FM
CLOCKS
WLAN RF
SYM 2 OF 3
FM_RXN
FM_TX
FM_RXP
WRF_XTAL_OP
WRF_XTAL_ON
WRF_RFOUT_5GWRF_RFIN_5G
WRF_RES_EXT
RF_SW_CTRL_6
WRF_RFOUT_2G
WRF_RFIN_2G
WRF_A_TSSI_IN
WRF_TCXO_IN
LPO
BT_RF
BT_CLK_REQ_OUT
RF_SW_CTRL_2RF_SW_CTRL_1
RF_SW_CTRL_0
RF_SW_CTRL_5
RF_SW_CTRL_4RF_SW_CTRL_3
FM_AOUT2FM_AOUT1
RF_SW_CTRL_7
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
IN
OUT
IN
IN
OUT
IN
RFIN RFOUT
THRM_PAD
VDET
VCTRL
VCC1
VCC2
IN
OUT
IN
IN
IN
ANT(COMMON)
LOW(2.4GHZ)
HIGH(5.0GHZ)
GND
NCNC
NC
NCNC
NC
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
WLAN TRANSCEIVER
2.4GHZ RX + T/R SWITCH
2.4GHZ BPF
0 0 1 WLAN TX
RF_SW_CTRL_5: 5G_CTRL_TXRF_SW_CTRL_4: 5G_CTRL_RX
1 0 0 BT TX/RX 0 1 0 WLAN RX
RF_SW_CTRL_1: 2G_CTRL_RX
RF_SW_CTRL_7: 5G_CTRL_PA_EN
RF_SW_CTRL_2: 2G_CTRL_TX
0 0 0 LNA BYPASS
VCTL1 VCTL2 VCTL3 MODE
.
RF_SW_CTRL_3: 2G_CTRL_PA_EN
RF I/O PLAN
FORM GROUND ISLAND FOR XTAL CKT BACK TO BUMP H4
2.4GHZ/5GHZ DIPLEXER
RF_SW_CTRL_6: 5G_CTRL_LNA_EN
RF_SW_CTRL_0: 2G_CTRL_BT
ANTENNA CONNECTOR
SP3T+LNA
2.4GHZ TX
CONDUCTED TEST PORT
1%
MF201
1/20W
15K
32
CRITICAL
SKY65513-11QFN
0201CRITICAL
3.3NH+/-0.1NH-0.45A
201
6.3VX5R
0.1UF10%
CER
8.2PF
25V
0201
+/-0.1PF%
5.6NH0201NOSTUFF
33
32
4.7PF
0201COG-CERM
25V+/-0.1PF
NOSTUFF02015.6NH
CRITICAL
F-ST-SMMM8030-2600RK0
32
1.0PF+/-0.1PF
C0G
NOSTUFF
25V
201
5.6NHNOSTUFF0201
MM4829-2702F-ST-SM
CRITICAL
32
32
201
25VCERM
5%100PF100PF
5%
CERM25V
201
CRITICAL
08052.45GHZ-2.4DB
3.3NH+/-0.1NH-0.45A
NOSTUFF0201
+/-0.1PF%
0201CER25V
8.2PF
3.3NH+/-0.1NH-0.45A
0201
NOSTUFF
1%
201
1/20W
MF47
WLBGABCM4330XKUBG
CRITICAL
+/-0.1PF
C0G25V
1.8PF
NOSTUFF201
10%6.3V
201X5R
0.1UF
33PF
NP0-C0G
5%
201
25V
10PF5%
NPO25V
201
1.2NH+/-0.1NH-0.75ANOSTUFF
0201
0201
1.2NH+/-0.1NH-0.75A
CRITICAL0201
25VCER
8.2PF
+/-0.1PF%
32
32
32
32
33
33
33
33
33
33
32
32
33
32
SM-2
CRITICAL
37.4MHZ-18PF-10PPM
1%
MF
220
1/20W
201
32
LLP
MF2425PL-DL0767
CRITICAL
32
31
32
4.7UF
603
20%6.3VX5R
15 33
CRITICAL
2450MHZ-3.50DBLFB182G45CG3C179
32
0201
25V
8.2PF
+/-0.1PF%
CER
NOSTUFF
+/-0.1PF
201
1.8PF25VC0G
1.8PF
C0G25V
201
+/-0.1PF
NOSTUFF
NOSTUFF201
25V
1.8PF
C0G
+/-0.1PF+/-0.1PF1.8PF
C0G25V
201NOSTUFF
8.2PF
+/-0.1PF%
CER25V
020110K
1%
1/20W
MF
201
1%
201
MF
1/20W
2.2K
5%25V
201
100PF
CERM
201C0G25V
NOSTUFF
+/-0.1PF1.8PF
02014.7NH-3%-0.35ACRITICAL
CRITICAL
08052.4-5.0GHZ
4.7NH-3%-0.35A0201CRITICAL
CRITICAL0201
4.3NH-3%-0.35A
0.1UF
201X5R
10%6.3V
0201
CRITICAL
1/20WMF
0.00
1%
0201
6.8NH-5%-0.3A
NOSTUFF
25VNP0-C0G
33PF5%
201
25V
33PF5%
201NP0-C0G
0201
1.2NH+/-0.1NH-0.75A
CRITICAL
201
25VNPO
10PF5%
WLAN 2.4GHZ AND ANT50_OHM50_OHM
RF_ANT_MATCH1 RF_ANT50_OHM50_OHM
5G_CTRL_RX
2G_CTRL_RX
CLK32K
2G_PA_VCRL
WLAN_RBIAS_4330
WLAN_XTAL_N_XTAL
WLAN_XTAL_P_4330
2G_PA_VDET
2G_CTRL_PA_EN
2G_RF_SP3T_LNA1 2G_RF_SP3T_LNA2
2G_CTRL_BT
2G_RF
5G_RF
2G_PA_VCC2 2G_TSSI
BATT_VDD_4330
5G_CTRL_PA_EN
2G_CTRL_PA_EN
5G_CTRL_TX
2G_CTRL_BT
2G_CTRL_RX2G_CTRL_TX
5G_TSSI5G_CTRL_LNA_EN
WLAN_XTAL_N_4330
2G_CTRL_TX
50_OHM2G_RF_BPF1_OUT50_OHM
2G_RF_BPF1_IN50_OHM 50_OHM
50_OHM 50_OHM 2G_RF_OUT_4330
50_OHM 2G_RF_BT_433050_OHM
50_OHM50_OHM
2G_RF_IN_43302G_RF_TX_SP3T50_OHM50_OHM
2G_RF_PA_OUT50_OHM50_OHM
50_OHM50_OHMRF_CAL_MATCH RF_CAL
50_OHM50_OHM
2G_RF
50_OHM50_OHM
50_OHM50_OHM
2G_RF_BPF2_OUT
2G_RF_OUT_433050_OHM50_OHM
50_OHM50_OHM
2G_RF_BT_4330
2G_RF_SP3T_ANT50_OHM50_OHM
50_OHM 5G_RF_IN_433050_OHM
50_OHM 2G_RF_IN_433050_OHM
50_OHM 5G_RF_OUT_433050_OHM
50_OHM50_OHM2G_RF_RX_SP3T
50_OHM50_OHM
2G_RF_BPF2_IN
PWR100
2G_SP3T_VDD
50_OHM50_OHM
2G_RF_BT_SP3T
PWR100VDD_LDO_3V3
50_OHM50_OHM
2G_RF_PA_IN
R11 2
U3
2
12
79
6
8
5
4
1
113
10
L2
1 2
C891
2
C18
1 2
L6
1
2
C21
1 2
L7
1
2
J1
3 4
1 2
C111
2
L9
1
2
J2
234
1
C51
2
C41
2
FL1
2
1 3
L43
1 2
C20
1 2
L5
12
R2
12
U4
G12
A9
A12
B12
D12
D11
C12
J7
K5
J2L4
M4
K3J4
J3K4
D4
E3
A7
B1
A6
A2
G3
H1G1
C44 1
2
C411
2
C42 1
2
C431
2
L15
1
2
L16
12
C37
12
Y124
13
R91 2
U6
4 1
7
3 2 5 6
C38 1
2
FL8
2
1 3
C65
1 2
C63 1
2
C67 1
2
C68 1
2
C64 1
2
C66
1 2
R15
12
R141 2
C691
2
C45 1
2L20
1
2
FL10
2
135
4
6
L14
1
2
L17
1
2
C391
2
R31 2
L23
12
C46 1
2
C47 1
2
L24
1 2
C61
2
051-8773
10.0.0
62 OF 157
32 OF 48
31 33
31 33
A
A
A
A
A
A
GND
OUTPUT2
OUTPUT1
VCONT2
VCONT1
INPUT
A
BI
VCTL
RFIN
NC/GND
THRM
NC/GND
VDET
RFOUT
VCC12
VCC3
PAD
A
PP
PP
A
A
A
A
A
A
OUT
A
THRM GND
VCC
V_ENABLE
RF_INRF_OUT
PAD
IN
A
A
IN
OUT A
IN
IN
AIN
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
VCRL1 VCTL2 PA_EN LNA_EN MODE
0 1 0 1 RX
TEST AND PROBE POINTS
TEST POINTS
1 0 1 0 TX
5GHZ PA
NEED DC BLOCKING ON ALL PORTS
1 0 0 1 RX SUPERBYPASS MODE -- 26DB GAIN STEP
5GHZ FRONT-END CONTROL
5GHZ BPF
5GHZ LNA5GHZ T/R SWITCH
TP-P6NOSTUFF
TP-P6NOSTUFF
+/-0.05PF
0201NOSTUFF
0.6PF25V
CERM
2.0PF
+/-0.1PF25V
C0G-CERM0201
CRITICAL
TP-P6NOSTUFF
NOSTUFFTP-P6
NOSTUFFTP-P6
NOSTUFFTP-P6
CRITICAL
UPG2185T6RTSSON
TP-P6NOSTUFF
201
5%
MF1/20W
62
25V+/-0.1PF
C0G-CERM0201
2.0PF
CRITICAL
32
NOSTUFF
1.0NH+/-0.1NH-0.75A
0201
+/-0.1PF
C0G-CERM
2.0PF
25V
0201
CRITICAL
MF5060PK-DL0967LGA
CRITICALNOSTUFFTP-P6
0201
1.0NH+/-0.1NH-0.75A
NOSTUFF
P4MMSM
P4MMSM
+/-0.1PF
0201COG-CERM25V
4.7PF
TP-P6NOSTUFF
TP-1P0-TOPNOSTUFF
TP-1P0-TOPNOSTUFF
NOSTUFFTP-1P0-TOP
NOSTUFFTP-1P0-TOP
NOSTUFFTP-1P0-TOP
32
TP-P6NOSTUFF
SKY65404-31QFN
5G_RF_LNA_OUT
CRITICAL
100PF
CERM201
25V5% +/-0.10PF
CERM25V
201NOSTUFF
0.6PF
32
201
10V10%0.01UF
X5R
NOSTUFFTP-P6
0201
CRITICAL
1.0NH+/-0.1NH-0.75A
NOSTUFFTP-P6
C0G-CERM
2.0PF
0201
+/-0.1PF25V
CRITICAL
0201
NOSTUFF
1.0NH+/-0.1NH-0.75A +/-0.1PF
C0G-CERM0201
25V
2.0PF
CRITICAL
32
6.3V20%
X5R603
4.7UF
1.0NH+/-0.1NH-0.75A
NOSTUFF
0201
1.0NH+/-0.1NH-0.75A
NOSTUFF
0201
10PF
NPO201
25V5%
32
NP0-C0G25V
27PF5%
0201
10K1%
201
1/20WMF
CRITICAL
5.0GHZ-1.7DBDEA165375BT
+/-0.10PF
CERM25V
201
0.6PF
NOSTUFF201
NOSTUFF
0.6PF25V
+/-0.10PF
CERM
C0G-CERM
2.0PF
0201
+/-0.1PF25V
CRITICAL
1/20WMF201
1%
2.2K
NOSTUFFTP-P6
32
32
TP-P6NOSTUFF
100PF
201
25VCERM
5%25V
201CERM
5%100PF
32
100PF
201
25VCERM
5%
0201C0G-CERM
+/-0.1PF25V
2.0PF
CRITICAL
0.6PF25VCERM0201
+/-0.05PF
WLAN 5GHZ AND TEST POINTS
5G_PA_VDET
VDD_LDO_3V3
50_OHM50_OHM5G_RF_RX
50_OHM50_OHM
5G_RF_TRSW
5G_CTRL_TX
5G_CTRL_LNA_EN
WLAN_GPIO2
BATT_VDD_4330
HSIC_STROBE_4330
HSIC_DATA_4330
CLK32K
WLAN_GPIO3
WLAN_ENABLE5G_CTRL_PA_EN 5G_TSSI
5G_LNA_CHOKE
BATT_VCC
VDD_IO_1V8
BATT_VDD_4330WLAN_GPIO0
WLAN_GPIO1
WLAN_GPIO4
BT_UART_CTS_N
BT_HOST_WAKE
BT_WAKE
BT_UART_RTS_N
BT_UART_RXD
BT_UART_TXD
BT_RESET_N5G_PA_VCTL
50_OHM50_OHM
5G_RF50_OHM
5G_RF_RX_BPF_IN
50_OHM
5G_RF_TX_MATCH
50_OHM50_OHM
5G_RF_PA_OUT50_OHM50_OHM
50_OHM50_OHM
5G_RF_RX_BPF_OUT5G_RF_LNA_IN
50_OHM50_OHM50_OHM
50_OHM
5G_RF_IN_4330
5G_RF_OUT_4330
50_OHM50_OHM
50_OHM50_OHM
5G_RF_PA_IN
50_OHM50_OHM 50_OHM
50_OHM
5G_RF_TX
5G_CTRL_RX
TP91
TP81
TP71
TP61
TP21TP11
TP291
TP271
TP281
TP261
TP181
TP191
TP161
TP171
TP151
U1
25
34
7
1
6
C81
2
C101
2
C71
2
L46
12
C33
1 2
L10
12
C35
1 2
C321
2
L11
12
L12
12
C341
2
C361
2
R71
2
FL7
2 4
1 3
C621
2
C60 1
2
C61
1 2
R131 2
C76 1
2
C751
2
C741
2
C72
1 2
C731
2
C71 1
2
C77
1 2
TP31
TP41
TP51
TP101
U9
2
51
3
64
R291 2
C84
1 2
L21
12
C83
1 2
U10
2 3
5 1
9
6 7
4 8
L22
12
PP291
PP301
C871
2
051-8773
10.0.0
63 OF 157
33 OF 48
31 32
31
31 32 33
15 31
15 31
15 32
15 31
15 31 31 35
31 35
31 32 33
15 31
15 31
15 31
15 31
15 31
15 31
15 31
15 31
15 31
15 31
BI
BI
A
A
A
A
HDQTHERMPACK_NEGPACK_POSSENSE
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
NOTE: GET RID OF THE
MIN_NECK_MIDTH SHOULD BE 0.2MM
RES AFTER BRINGUP
APN:516S0926
NP0-C0G
5%25V
201
33PF 1000PF10%
201
16VX7R
33PF5%25V
NP0-C0G201
0201
240-OHM-0.2A-0.8-OHM
0
1/20W5% MF
201
5 37
0201
82PF5%
CERM25V
37
NOSTUFFTP-P55
TP-P55NOSTUFF
NOSTUFFTP-P55
TP-P55NOSTUFF
CRITICAL
BATT-J2F-RT-SMTH
SYNC_DATE=01/13/2011
POWER: BATTERY CONNECTORSYNC_MASTER=MADHAVI
MIN_NECK_WIDT=0.15MMMIN_LINE_WIDT=0.25MM
BATT_SNS
NET_SPACING_TYPE=ANLG
=BATT_POS_CONN
BATT_NTC_CONNNET_SPACING_TYPE=ANLG
BATT_SWI_CONNBATTERY_SWI
BATTERY_NTCNET_SPACING_TYPE=ANLG
C7522 1
2
C7524 1
2
C7523 1
2
FL7500
1 2
R75411 2 C7525 1
2
TP75001
TP75011
TP75021
TP75031
J7500
12345
67
8
051-8773
10.0.0
75 OF 157
34 OF 48
36
35
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
VOUT_LED_A
(BUCK3)
VOUT_LED_B
(BUCK3)
BUCK4
LDO2
LDO7
LCM_BOOST
LDO11
LDO10
LDO9
LDO12
LDO6
LDO5
LDO8
CHARGER MAIN
LDO4
LDO3
BATTERY
BUCK5
LDO RAILS
BUCK3
CPU1V8_SW
BUCK2
PROGRAMMABLE ON/OFF BUCK RAILS
BUCK0
BUCK4_SW
USED BY WIFI_BT
LDO1
POWER CONN / ALIAS
USB POWER INPUT
WDIG_SW
POWER ALIASESSYNC_DATE=01/13/2011SYNC_MASTER=MADHAVI
=PP3V0_VIDEO_BUF
=PP3V3_PORT_ACC
=PP3V0_S2R_HALL_CHSW
=PP2V85_CAM
=PP1V1_PLL_H4
MIN_LINE_WIDTH=0.6 MMNET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.2 MM
MAKE_BASE=TRUEVOLTAGE=1.1V
PP1V1
MAX_NECK_LENGTH=3 MM
=PP1V1_MIPI_PLL_H4
=PP1V1_USB_H4=PP1V1_DP_PAD_DVDD_H4=PP1V1_MIPI_H4
=PP3V0_VDDIOD_H4
=PP3V2_LDO5
=PP3V0_S2R_HALL
=PP1V1_HSIC_H4
MIN_LINE_WIDTH=0.6 mmMAKE_BASE=TRUEVOLTAGE=3.0V
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.2 mm
PP3V0_VIDEO =PP3V0_VIDEO_H4
=PP1V7_VA_VCP
=PP3V0_GRAPE_Z2
=PP3V0_GRAPE_MARIO1=PP3V0_GRAPE_Z1
=PP3V0_OPTICAL
MIN_LINE_WIDTH=0.6MM
MAX_NECK_LENGTH=3 MM
PPVCC_MAINVOLTAGE=4.7VMAKE_BASE=TRUE
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.1MM
=PPVCC_MAIN_DOCK
=PP1V2_HSIC_H4
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.1MMMIN_LINE_WIDTH=0.2MMMAKE_BASE=TRUEPP3V3_OUTVOLTAGE=3.3V
MAX_NECK_LENGTH=3MM
=PP1V8_AUDIO
=PP1V8_CAM
=PP1V8_DP_H4
=PP1V8_EDP_H4
=PP1V8_H4
=PP1V8_MIPI_H4=PP1V8_NAND
=PP1V8_NAND_H4
=PP1V8_SENSOR
=PP1V8_VDDA18_TS
=PP1V8_VDDIO18_H4
=PP1V8_VDDIOD_H4
VOLTAGE=1.1V
PP1V8
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.6MMMAKE_BASE=TRUE
=PPVDD_CPU_H4
VOLTAGE=1.2VMAKE_BASE=TRUEMIN_LINE_WIDTH=0.6 MM
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.25 MM
PP1V2_SOC
=BATT_POS_CONN=BATT_POS_F_3G
BATT_VCCMAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
PPBATT_VCCMAKE_BASE=TRUEVOLTAGE=4.2VMIN_LINE_WIDTH=0.6 MMMIN_NECK_WIDTH=0.20 MM
=PP1V1_EDP_PAD_DVDD_H4
=PP1V2_VDDIOD_H4
=PP1V2_S2R_DDR=PP1V2_S2R_H4
=PPVDD_SOC_H4
=PP1V8_ALWAYS
=PP1V8_S2R_DDRVDD_IO_1V8
=PP3V0_GRAPE
=PP3V0_IO_H4=PP3V0_IO_MISC
=PP3V2_S2R_USBMUX
=PP3V3_LCD
=PP3V3_NAND
=PP3V3_NAND_H4=PP3V3_USB_H4
=PP5V25_GRAPE_VDDH
=PPLED_REG_A
=PPLED_REG_B
=PPVCC_MAIN_AUDIO=PPVCC_MAIN_LED
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MM
MIN_NECK_WIDTH=0.2 mmMIN_LINE_WIDTH=0.6 MMMAKE_BASE=TRUEVOLTAGE=1.2V
PP1V2
MIN_NECK_WIDTH=0.25 MMMIN_LINE_WIDTH=0.6 MM
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
VOLTAGE=1.2VMAKE_BASE=TRUEPP1V2_S2R
MIN_LINE_WIDTH=0.6MMNET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MM
MIN_NECK_WIDTH=0.2MM
PP1V7_VA_VCPVOLTAGE=1.7VMAKE_BASE=TRUE
PP1V8_ALWAYS
MIN_NECK_WIDTH=0.1 MMVOLTAGE=1.8VMAKE_BASE=TRUEMIN_LINE_WIDTH=0.2 MMNET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MM
MIN_LINE_WIDTH=0.6 mmVOLTAGE=1.8VMAKE_BASE=TRUEPP1V8_GRAPE
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.2 mm
MIN_NECK_WIDTH=0.25 MMVOLTAGE=1.25VMIN_LINE_WIDTH=0.6 MMNET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MM
MAKE_BASE=TRUEPP1V25_CPU
MIN_LINE_WIDTH=0.6MMVOLTAGE=2.85V
PP2V85_CAMMAKE_BASE=TRUE
MIN_NECK_WIDTH=0.2MMNET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MM
MIN_NECK_WIDTH=0.2MM
MAKE_BASE=TRUEVOLTAGE=3.0V
PP3V0_GRAPE
MIN_LINE_WIDTH=0.6MMNET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MM
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.6MMMAKE_BASE=TRUEVOLTAGE=3.0V
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MM
PP3V0_IO
MIN_NECK_WIDTH=0.2 mmNET_SPACING_TYPE=PWR
VOLTAGE=3.0VMAKE_BASE=TRUE
MAX_NECK_LENGTH=3 MM
PP3V0_OPTICAL
MIN_LINE_WIDTH=0.6 MM
MAKE_BASE=TRUEMIN_LINE_WIDTH=0.6MMMIN_NECK_WIDTH=0.2MM
PP3V0_S2R_HALLVOLTAGE=3.0V
NET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MM
MIN_LINE_WIDTH=0.6MMMIN_NECK_WIDTH=0.2MM
PP3V0_VIDEO_BUFMAKE_BASE=TRUE
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
VOLTAGE=3.0V
MIN_NECK_WIDTH=0.2MM
PP3V2_LDO5MAKE_BASE=TRUE
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
VOLTAGE=3.2VMIN_LINE_WIDTH=0.6MM
MIN_NECK_WIDTH=0.2 MMNET_SPACING_TYPE=PWRMIN_LINE_WIDTH=0.6 MM
MAX_NECK_LENGTH=3 MM
PP3V2_S2R_USBMUXVOLTAGE=3.2VMAKE_BASE=TRUE
MAX_NECK_LENGTH=3 MM
PP3V3_ACC
NET_SPACING_TYPE=PWR
VOLTAGE=3.3VMAKE_BASE=TRUE
MIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.6MM
VOLTAGE=5.25VMIN_LINE_WIDTH=0.6 MMNET_SPACING_TYPE=PWR
MAKE_BASE=TRUE
MAX_NECK_LENGTH=3 MM
MIN_NECK_WIDTH=0.25 MM
PP5V25_VLCM2
MIN_NECK_WIDTH=0.2 MMMIN_LINE_WIDTH=0.6 MMVOLTAGE=20.4VMAKE_BASE=TRUE
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
PPLED_OUT_B
=PP1V8_S2R_MISC
MIN_NECK_WIDTH=0.15 MMNET_SPACING_TYPE=PWRMAX_NECK_LENGTH=3 MM
MIN_LINE_WIDTH=0.6 mmVOLTAGE=1.8VMAKE_BASE=TRUEPP1V8_S2R
=PP1V8_GRAPE
=PP1V2_VDDQ_DDR
MAX_NECK_LENGTH=3 MM
MAKE_BASE=TRUENET_SPACING_TYPE=PWR
MIN_NECK_WIDTH=0.2 MMMIN_LINE_WIDTH=0.6 MMVOLTAGE=20.4V
PPLED_OUT_A
PPVBUS_USB_DCINMAKE_BASE=TRUE
PPVBUS_USB_EMI
MIN_NECK_WIDTH=0.15MMMIN_LINE_WIDTH=0.3MM
GNDMAKE_BASE=TRUE
NET_SPACING_TYPE=GNDMAX_NECK_LENGTH=5 MM
VOLTAGE=0V
051-8773
10.0.0
80 OF 157
35 OF 48
11
27
22
26
4 36 45
4
4
7
7
9
26
4
36 45 7
19
18
17
18
26
36 37 45
27
4
36 45
19
25
7
7
4 7 10
7
12
9
26
5
9
5 9
36 45
9
36 45
34
30
31 33
36 39 45
7
8 9
13 14
8
9
5
13 14
31 33
17 18
7 9
6 28
11
16
12
9
4
16
16
19 20 22
37
36 45
36 45
36 40 45
36 45
36 45
36 45
36 45
36 45
36 45
36 45
36 45
36 45
36 45
36 45
36 45
37 45
37 45
5 27 39 36 45
13 14
37 45
36 45 27
S
D
G
SG
D
TP
TP
BUCK5_LX
VBUCK5_BYP
BUCK0_LXLBUCK0_LXM
BUCK4_LXL
VBUCK4
VLDO10
CPU1V2_SWDSP_SW
BUCK2_LXRBUCK2_LXM
VBAT
CHG_LX
BUCK2_FB
VLDO4
ACT_DIO
VLDO11VLDO12ON_BUF
VBUS_OV_N
BUCK2_LXL
XTAL2XTAL1
WDIG_SW
VPUMP
VLDO8
VLDO6VLDO5
VLDO3VLDO2
VDD_LDO9VDD_LDO4_7VDD_LDO3_5_8VDD_LDO2
VDD_LDO12VDD_LDO11VDD_LDO10
VDD_LDO1_6
VDD_BUCK0
VCC_MAIN
VCC_MAIN_SENSE
VBUS
VBUCK3
VBUCK0_SW0_SVBUCK0_SW0_G
IBAT
CPU1V8_SW
BUCK4_LXMBUCK4_FB
BUCK3_LXMBUCK3_LXL
BUCK3_FB
BUCK0_FB
IBAT_SENSE
VLDO7
VLDO9
VDD_BUCK5
VDD_BUCK3
VDD_BUCK2
VDD_BUCK5_BYP
VDD_BUCK4
VLDO1
BUCK5_FB
VCENTER
LDO
LDO INPUT
XTAL
VCC-MAIN
SWITCH POWER
SYM 2 OF 4
BUCK
USB/BAT
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
TABLE_ALT_ITEM
TABLE_ALT_ITEM
PART NUMBERALTERNATE FORPART NUMBER BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
C8172- PLACE NEAR PMU
6.9 A
27 MOHM @-4.5V
P-TYPE
FDMC6676BZ
(150MA; 2.5-3.6V)
USB REVERSE VOLTAGE PROTECTION
RDSON=0.0136@VGS=-2.5V
R8173- PLACE NEAR PMUR8172- PLACE NEAR BMU
(50MA; 2.5-3.3V)(100MA; 1.8-3.3V)
(50MA; 1.5-3.3V)
(200MA; 2.5-3.55V)
RIGHT AT THE PIN
(300MA; 2.5-3.6V)
ID=12.0A
NOTE: FOR NO BATTERY SITUATION
ALTERNATE FOUNDRY
(BYPASS RON=0.14 OHM MAX)
(10MA; 2.0-3.55V)
LAYOUT NOTE: PLACERIGHT AT THE PIN
(RON=0.5 OHM MAX)(RON=0.2 OHM MAX)
(100MA; 1.65-1.805V; BUCK3)REVIEW THESE
ESR MAX=70MOHMNOTE: CONCERNED ABOUT ESR > 20MOHMNOTE: CHANGE SOME 1UF TO 4.7UF
ESR MAX=70MOHM
+/- 25V
LDO BYPASS
25UF (N0 DE-RATING)ADDITIONAL DISTRIBUTED
VGS MAX
(RON=1 OHM MAX)
(300MA; 1.2-3.0V)
(150MA; 2.5-3.55V)
DCR=64MOHM MAX
(DISTRIBUTED AND NO DE-RATING)TOTAL CAPS = ~400UFVCC_MAIN BYPASS
(PLACE ONE 10UF CAP AT EACH VDD INPUT)
IMAX
MOSFET
CHANNEL
RDS(ON)
LAYOUT NOTE: PLACE
14UF (N0 DE-RATING)
ADDITIONAL DISTRIBUTED
ADDITIONAL DISTRIBUTED20UF (N0 DE-RATING)
(200MA; 1.7-3.0V)(150MA; 0.6-1.3V)
ADDITIONAL DISTRIBUTED30UF (N0 DE-RATING)
ADDITIONAL DISTRIBUTED
LAYOUT NOTE -
DCR=32MOHM MAX
NOTE: 10V ZENER
(RON=0.1 OHM MAX)
47UF (N0 DE-RATING)
10UF20%6.3V
CRITICAL
603X5R
201
5%25V
18PF
NP0-C0G0201CERM
5%82PF25V20%
6.3V
CRITICAL
TANT-1B15G
150UF
X5R-CERM-16.3V20%22UF
603
CRITICAL
NOSTUFFSM
SMNOSTUFF
NOSTUFFSM
NOSTUFFSM
SHORT-0201
NOSTUFF
201MF
470K1/20W1%
NOSTUFF
CRITICALLLP
BZT52C10LPCRITICAL
MLP3.3X3.3FDMC6676BZ
201
1%1/20W
MF
220K
10%
CRITICAL
X5R-CERM805
2.2UF25V
25V
CRITICAL
X5R805
10%10UF
6.3V
402CERM
10%1UF
201
5%18PF25VNP0-C0G
201NP0-C0G
25V
18PF5%
CRITICAL
2012
32.768K-20PPM-12.5PF
NOSTUFFSM
CRITICAL
2.2UH-20%-3.3A-0.064OHM
PIME051E-SM
CRITICAL
SOD-123WPMEG4030ER
402
0.5
MF
1%1/16W
20%6.3V
CRITICAL
4.7UF
402X5R-CERM1
6.3V
CRITICAL
X5R
10%2.2UF
402
6.3V
CRITICAL
X5R
10%2.2UF
402
20%6.3V
CRITICAL
CERM-X5R
10UF
0402
6.3V
CRITICAL
X5R
10%
402
2.2UF
20%6.3V
0.22UF
0201X5R
6.3V
CRITICAL
X5R402
2.2UF10% 20%
6.3V
CRITICAL
X5R-CERM1402
4.7UF6.3V
CRITICAL
1UF10%
CERM402
6.3V
CRITICAL
X5R402
2.2UF10%
6.3V
CRITICAL
X5R
2.2UF
402
10%6.3V
CRITICAL
X5R402
2.2UF10%
402CERM6.3V10%1UF
X5R-CERM-16.3V20%22UF
603
CRITICAL
X5R-CERM-16.3V20%22UF
603
CRITICAL
X5R-CERM-16.3V20%22UF
603
CRITICAL
X5R-CERM-16.3V20%22UF
603
CRITICAL
X5R-CERM-16.3V20%22UF
603
CRITICAL
X5R-CERM-16.3V20%22UF
603
CRITICAL
X5R-CERM-16.3V20%22UF
603
CRITICAL
X5R-CERM-16.3V20%22UF
603
CRITICAL
6.3VCERM
1UF10%
402
6.3VCERM
1UF10%
402
20%6.3VX5R0201
1UF6.3VCERM
1UF10%
402
6.3VX5R
0.01UF
01005
10%
CRITICAL
FDMC6683MLP3.3X3.3
20%6.3V
CRITICAL
0201X5R
1UF
6.3V
CRITICAL
X5R
2.2UF10%
402
NOSTUFFTP-P55
TP-P55NOSTUFF
20%6.3V
CRITICAL
PLACEMENT_NOTE=PLACE NEAR L8225.1
TANT-1
150UF
B15G
20%6.3V
CRITICAL
0402CERM-X5R
10UF20%6.3V
CRITICAL
10UF
0402CERM-X5R
20%6.3V
CRITICAL
0402CERM-X5R
10UF20%6.3V
CRITICAL
0402CERM-X5R
10UF20%6.3V
CRITICAL
0402CERM-X5R
10UF20%6.3V
CRITICAL
CERM-X5R0402
10UF20%6.3V
CRITICAL
0402CERM-X5R
10UF20%6.3V
CRITICAL
CERM-X5R0402
10UF
X5R-CERM-16.3V20%22UF
603
CRITICAL
20%6.3V
CRITICAL
10UF
NOSTUFF
0402-1CERM-X5R
20%6.3V
CRITICAL
CERM-X5R0402-1
10UF
NOSTUFF
20%6.3V
CRITICAL
10UF
CERM-X5R0402-1
20%6.3V
CRITICAL
CERM-X5R
10UF
0402-1
201
1/20W
0
MF
5%
0402
25VX7R
0.022UF10%
NOSTUFF
201
1/20W
MF
499
1%
CRITICAL
2.2UH-20%-1.85A-80MOHM
PST25201B-SMCRITICAL
PST25201B-SM
2.2UH-20%-1.85A-80MOHM
CRITICAL
2.2UH-20%-1.85A-80MOHM
PST25201B-SMCRITICAL
2.2UH-20%-1.85A-80MOHM
PST25201B-SMCRITICAL
PST25201B-SM
2.2UH-20%-1.85A-80MOHMCRITICAL
2.2UH-20%-1.85A-80MOHM
PST25201B-SM
PST25201B-SM
2.2UH-20%-1.85A-80MOHM
CRITICAL
CRITICAL
2.2UH-20%-1.85A-80MOHM
PST25201B-SMCRITICAL
2.2UH-20%-1.85A-80MOHM
PST25201B-SM
CRITICAL
PIME101E-SM
2.2UH-20%-4A-32MOHMOMIT
D1974ABTFBGA
20%6.3V
CRITICAL
603X5R
10UF
197S0299197S0392 Y8138 RADAR:8788152?
L8128 RADAR:8376462152S1452 152S1292 ?
SYNC_DATE=01/13/2011
POWER: AMELIA PMUSYNC_MASTER=MADHAVI
PP1V2_S2R
MIN_LINE_WIDTH=0.25 MMNET_SPACING_TYPE=PWR
MIN_NECK_WIDTH=0.20 MM
BUCK5_FB
PP3V3_OUT
MIN_LINE_WIDTH=0.25 MMMIN_NECK_WIDTH=0.20 MM
BUCK3_FBNET_SPACING_TYPE=PWR
PP3V0_IO
PP1V2_SOC
PP2V85_CAM
PP1V2_S2R
PP1V8_S2R
VOLTAGE=6.0VMAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWRPPVBUS_USB_DCIN
PPVCC_MAIN
PPBATT_VCC
VOLTAGE=4.6V
MIN_NECK_WIDTH=0.20MM
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
MIN_LINE_WIDTH=0.30MMPMU_VPUMP
PP3V3_ACC
PP1V1PP1V8_ALWAYS
PP3V0_S2R_HALL
PP3V0_VIDEO_BUF
PP3V0_VIDEO
PP3V2_LDO5
PP3V2_S2R_USBMUX
PP1V7_VA_VCPPP3V0_GRAPE
BATT_POS_RC
VOLTAGE=4.6VMAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.20MMMIN_LINE_WIDTH=0.30MM
PPVBUS_USB
PP1V25_CPU
PP3V0_OPTICAL
BATT_SNS
MIN_NECK_WIDTH=0.25 MMNET_SPACING_TYPE=PWR
BUCK5_LXMIN_LINE_WIDTH=0.6 MM
DIDT=TRUE
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.25 MMMIN_LINE_WIDTH=0.6 MMBUCK0_LXL
DIDT=TRUE
DIDT=TRUE
MIN_LINE_WIDTH=0.6 MM
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.25 MM
BUCK0_LXM
MIN_LINE_WIDTH=0.6 MMMIN_NECK_WIDTH=0.25 MM
DIDT=TRUE
BUCK4_LXL
NET_SPACING_TYPE=PWR
PP3V0_S2R_HALL
PP1V2
DSP_SW
DIDT=TRUE
MIN_NECK_WIDTH=0.25 MMMIN_LINE_WIDTH=0.6 MM
BUCK2_LXR
NET_SPACING_TYPE=PWR
BUCK2_LXM
DIDT=TRUE
MIN_LINE_WIDTH=0.6 MMMIN_NECK_WIDTH=0.25 MMNET_SPACING_TYPE=PWR
MIN_NECK_WIDTH=0.20 MM
NET_SPACING_TYPE=PWRMIN_LINE_WIDTH=0.25 MM
BUCK2_FB
PP3V0_OPTICAL
PP2V85_CAMPP1V1
PP1V8_ALWAYS
MIN_LINE_WIDTH=0.6 MMMIN_NECK_WIDTH=0.25 MM
DIDT=TRUENET_SPACING_TYPE=PWR
BUCK2_LXL
NET_SPACING_TYPE=CRYSTALPMU_EXTAL
PP1V8_GRAPE
PMU_VPUMP
PP3V2_S2R_USBMUX
PP3V3_ACCPP3V2_LDO5
PP3V0_VIDEOPP1V7_VA_VCP
PP1V8_S2R
NC_PMU_VBUCK0_SW0_SNC_PMU_VBUCK0_SW0_G
PP1V8
NET_SPACING_TYPE=SWITCHNODE
MIN_LINE_WIDTH=0.6 MMMIN_NECK_WIDTH=0.25 MM
SW_CHGA
DIDT=TRUE
DIDT=TRUE
MIN_NECK_WIDTH=0.25 MMMIN_LINE_WIDTH=0.6 MMBUCK4_LXM
NET_SPACING_TYPE=PWR
NET_SPACING_TYPE=PWR
MIN_NECK_WIDTH=0.20 MMMIN_LINE_WIDTH=0.25 MM
BUCK0_FB
PP3V0_VIDEO_BUF
PP3V0_IO
PP3V0_GRAPE
PPVCC_MAIN
MIN_NECK_WIDTH=0.20 MM
NET_SPACING_TYPE=PWRMIN_LINE_WIDTH=0.25 MM
BUCK4_FB
MIN_NECK_WIDTH=0.25 MM
DIDT=TRUE
MIN_LINE_WIDTH=0.6 MM
NET_SPACING_TYPE=PWR
BUCK3_LXM
MIN_LINE_WIDTH=0.6 MM
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.25 MM
DIDT=TRUE
BUCK3_LXL
PPBATT_VCC
PMU_VCENTERMIN_LINE_WIDTH=0.60MM
NET_SPACING_TYPE=PWR
VOLTAGE=6VMAX_NECK_LENGTH=3 MM
MIN_NECK_WIDTH=0.25MM
DIDT=TRUE
NC_VBUS_A_OV_LMAX_NECK_LENGTH=3 MMVOLTAGE=6.0V
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.25MMMIN_LINE_WIDTH=0.60MMPPVBUS_PROT
DIDT=TRUE
MIN_LINE_WIDTH=0.20MMVBUS_PROT_G
NET_SPACING_TYPE=ANLGMIN_NECK_WIDTH=0.1MM
NET_SPACING_TYPE=ANLG
MIN_LINE_WIDTH=0.2 MMMIN_NECK_WIDTH=0.1 MM
ACT_DIO
BATT_SNS_R
PMU_XTAL
NET_SPACING_TYPE=CRYSTAL
PP1V8_S2RPPVCC_MAIN
DIDT=TRUE
PP1V8_S2R
C81551
2
C81541
2
C81641
2
C81631
2
C8165 1
2
C81021
2
XW81261 2
XW81031 2
XW81171 2
XW81131 2
XW811412
R81161
2
DZ8120
12
Q8123
5
4
123
R81301
2
C8124 1
2 C81251
2
C81351
2
C81431
2
C8142 1
2
Y81381 2
XW81321 2
L8128
1 2
D8100
1
2
R8100 12
C8148 1
2
C8146 1
2
C8145 1
2
C8144 1
2
C8149 1
2
C8169 1
2
C8153 1
2
C8152 1
2
C8151 1
2
C8150 1
2
C8167 1
2
C8168 1
2
C81361
2
C81031
2
C81081
2
C81071
2
C81181
2
C81171
2
C81211
2
C81191
2
C81201
2
C81401
2
C81391
2
C81381
2
C81411
2
C8137 1
2
Q8104
5
4
1 2 3
C81311
2
C8147 1
2
TP81331
TP81011
C8166 1
2
C81561
2
C81571
2
C81581
2
C81591
2
C81601
2
C81611
2
C81621
2
C81301
2
C81221
2
C81001
2
C81011
2
C81701
2
C81711
2
R81721 2
C81721
2
R8173 1
2
L81001 2
L81011 2
L81051 2
L81071 2
L81101 2 L8115
1 2
L81161 2
L81191 2
L81211 2
L81121 2 U8100
B25
D7
A11A9
D5
A7
A6A4
D16
A18A16
D13
A14A12
G3
E1E2
F30G30H30
A20
A19
B21
A22A23
A27
L2
K10
B16B14
B18
A21
H1H2
E29F29G29H29J29
A30
A24A25
A26
E30J30
A10B10A5B5
A17A13B13F1F2G1G2
M7M4M6
M8K2M11M5M12
N8
N7N3N6
K1N10N4N11N9N5M10N12
B20
B19
N1N2
81 OF 157
10.0.0
051-8773
36 OF 48
35 36 45
45
35 45
45
35 36 45
35 45
35 36 45
35 36 45
35 36 45
35 45
35 36 37 45
35 36 39 45
36
35 36 45
35 36 45
35 36 45
35 36 45
35 36 45
35 36 45
35 36 45
35 36 45
35 36 40 45
35 36 45
45
4 45
35 45
35 36 45
34
45
45
45
45
35 36 45
35 45
45
45
45
35 36 45
35 36 45
35 36 45
35 36 45
45
42
35 45
36
35 36 45
35 36 45
35 36 45
35 36 45
35 36 40 45
35 36 45
46
46
35 45
45
45
35 36 45
35 36 45
35 36 45
35 36 37 45
45
45
45
35 36 39 45
46
45
42
35 36 45
35 36 37 45
35 36 45
IN
IN
OUT
IN
BI
IN
OUT
IN
IN
OUT
OUT
OUT
OUT
OUT
IN
OUT
OUT
OUT
OUT
OUT
IN
IN
IN
IN
IN
IN
OUT
OUT
IN
OUT
OUT
OUT
OUT
OUT
OUT
OUT
IN
IN
IN
IN
IN
IN
OUT
OUT
SYM 1 OF 4
I2C & DWI
ANALOG MUX
LCM/GRAPE
LED
RESET
WDOG
ANALOG
BACKLIGHT
TEMPERATURE
REFERENCES
DIGITAL INPUT
GPIO
INPUT
GPIO9
TDEV7
TDEV1
AMUX_A0AMUX_A1AMUX_A2AMUX_A3AMUX_AY
AMUX_B2
AMUX_B0
WLED_LXB
GPIO6GPIO7
GPIO4
WLED5_A
GPIO12
VREF
VDD_RTC
VDD_REF
TDEV8
TDEV5
TCALTBAT
SHDN
SDASCL
RESET*IRQ*
KEEPACT
IREF
GPIO8
GPIO3GPIO2
GPIO16GPIO15GPIO14GPIO13
GPIO11
GPIO1
ADC_REF
WLED6_B
WLED6_A
WLED5_BWLED4_B
WLED4_A
WLED3_B
WLED3_A
WLED1_B
GPIO5
GPIO10
GPIO17
WLED2_B
RESET_IN
WLED2_AWLED1_A
DWI_DODWI_DIDWI_CK
WLED_LXA
LCM2_EN
VLCM2VLCM1
VLCM3
LX_BOOST_LCMLCM_FB
VDD_LCM
VDD_BOOST_LCMVDD_LCM_SW
AMUX_B1
AMUX_BYAMUX_B3
TDEV6
TDEV4
TDEV2TDEV3
VDD_REF_ABUTTON2
ACC_DET
BUTTON1
FW_DPHP_DETDPHP
BUTTON3
ACC_ID
ADC_IN7BRICK_ID
ADC_IN31
VOUT_WLED_A
VOUT_WLED_B
OUT
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
(NOTE: 2MHZ)
(TEMP1 - BOTTOM SIDE NEAR I/O FLEX CONN)
DCR=106MOHM MAX
CLOSE TO PMU
PLACE XW AND CAPCLOSE TO PMUPLACE XW AND CAP
CLOSE TO PMU
PLACE XW AND CAPCLOSE TO PMU
PLACE XW AND CAPCLOSE TO PMUPLACE XW AND CAP
CLOSE TO PMUPLACE XW AND CAP
(TEMP5 - TOP SIDE NEAR NAND)
RESISTOR FOR TEMP CALIBRATION
(INTERNAL PULL-DOWN)
PLACEMENT NOTE: PLACE NEAR PIN K4
(PULLUP INSIDE H4P)
(INTERNAL PULL-DOWN)(INTERNAL PULL-DOWN)
(INTERNAL PULL-DOWN)
PLACEMENT NOTE: PLACE NEAR PIN K24
(TEMP2 - BOTTOM SIDE NEAR PMU)(TEMP3 - BOTTOM SIDE NEAR H4G)
DWI NAMING RELATIVE TO AP
(TEMP4 - BOTTOM SIDE NEAR WIFI)
DCR=106MOHM MAX
(PPLED_OUT_B)
(PPLED_OUT_A)
(INTERNAL PULL-DOWN)
USED BY ZEPHYR2. WHICH IS NOW POR(CPU1V8; PUSH-PULL)
(1.8_S2R; PUSH-PULL; NO PD REQ’D PER BB TEAM)(1.8_S2R; PUSH-PULL; NO PD REQ’D PER BB TEAM)
(1.8_S2R; PUSH-PULL)
(INTERNAL PD; RISING EDGE SENSITIVE)
(INTERNAL PD; RISING EDGE SENSITIVE) CAN’T BE USED FOR 32K CLK OUTPUT
(FALLING EDGE SENSITIVE) 2.5V ALWAYS ON PU IN BMU
(1.8_S2R; PUSH-PULL) EXT PD BY BB MUXES
(1.8_S2R; PUSH-PULL)
(INTERNAL PU TO 1.8_S2R)
(TEMP6 BOTTOM SIDE NEAR BRIDGE FLEX)
(INTERNAL PD; RISING EDGE SENSITIVE)
(INTERNAL PU TO PP1V8_S2R; RISING EDGE SENSITIVE)
NEED RADAR TO STOP GENERATING 32K CLOCK
(BOTH EDGES SENSITIVE) EXT PU
(WHAT SIGNALS DO YOU WANT MEASURED?)
(INTERNAL PULLDOWN; TE ENABLE)
I2C ADDRESS: 0111100X (0X78)
X5R
10%6.3V
0.01UF
01005
X5R
10%6.3V
0.01UF
01005
0.1%3.92K402
MF1/16W
CRITICAL
6.3V
100PF
CERM
5%
01005
201
1.00
MF
1%1/20W
201
1%
MF1/20W
1.00
201
1%
1.00
1/20WMF
201
1.00
1%1/20WMF
201
1%
MF
1.00
1/20W
201
1%
MF1/20W
1.00
201
1/20W
200K1%
MF
402CERM
1UF10%6.3V
X5R
10%
201
6.3V
0.1UF
10%6.3V
1000PF
01005X5R-CERM
X5R
10%
201
6.3V
0.1UF
SOD882
PMEG2005AEL
CRICITAL
5 42
5 42
5 42
5 10 19 22 42
5 10 19 22 42
5
4 27 30 45
4 45
27
16 43
16 43
16 43
16 43
16 43
19
11
30 45
15 45
15 45
15 42
30
15
15
5 34
34
0603-1
10VX5R
10UF20%20%
402
10VX5R-CERM
2.2UF
CRITICAL
4.7UH-3.2A
PIME051E-SM
CRITICAL
SOD-323
PMEG4010BEA
CRITICAL
X5R603
20%10V
10UF
10KOHM-1%0201
CRITICAL
0201
10KOHM-1%
CRITICAL
0201
10KOHM-1%
CRITICAL
6.3VCERM
5%100PF
01005 6.3V5%
100PF
CERM01005 6.3V
01005CERM
5%100PF
6.3V
01005
5%100PF
CERM39
5
10%50V
PLACEMENT_NOTE=PLACE NEAR U8100.K22
X7R
0.01UF
402
X5R
20%0.22UF
0201
6.3V
VLS201612E-SM
2.2UH-1.05A-0.195OHM
CRICITAL
19 45
SMNOSTUFF
SMNOSTUFF
SMNOSTUFF
SMNOSTUFF
25
201MF
1/20W
1.00
1%
201MF
1.00
1%1/20W
201
1.00
MF1/20W1%
201
1%
MF1/20W
1.00201
1%
MF1/20W
1.00
201
1%
MF1/20W
1.00
16 43
16 43
16 43
16 43
16 43
16 43
CRITICAL
PMEG4010BEA
SOD-323
CRITICAL
4.7UH-3.2A
PIME051E-SMCRITICAL
X5R603
20%10UF
10V
16 43
10% PLACEMENT_NOTE=PLACE NEAR U8100.K2350VX7R
0.01UF
402
0201
10KOHM-1%
01005
5%100PF
CERM6.3V
10KOHM-1%0201
SMNOSTUFF
SMNOSTUFF
6.3V5%
100PF
CERM01005
10KOHM-1%
0201
CRITICAL
X5R-CERM35V10%4.7UF
0603
CRITICAL
X5R-CERM35V10%4.7UF
0603
CRITICAL
X5R-CERM35V10%4.7UF
0603
CRITICAL
X5R-CERM35V10%4.7UF
0603
CRITICAL
X5R-CERM35V10%4.7UF
0603
CRITICAL
X5R-CERM35V10%4.7UF
0603
CRITICAL
X5R-CERM35V10%4.7UF
0603
CRITICAL
X5R-CERM35V10%4.7UF
0603
CRITICAL
5 28
5 24
5 24
27
27
4
7 43
220K
MF01005
1/32W5%
NOSTUFF
30
1UF10%6.3VCERM402
X5R
10%6.3V
2.2UF
402
10% PLACEMENT_NOTE=PLACE NEAR U8100.K220.01UF
402X7R50V
10%0.01UF
50VX7R402
PLACEMENT_NOTE=PLACE NEAR U8100.K23
TFBGAD1974AB
OMIT
18 42
SYNC_MASTER=MLB
POWER: AMELIA PMUSYNC_DATE=01/14/2011
MAX_NECK_LENGTH=3 MMNET_SPACING_TYPE=PWR
MAKE_BASE=TRUE
MIN_LINE_WIDTH=0.4MMMIN_NECK_WIDTH=0.2MM
VOLTAGE=6.0V
PP6V0_LCM_VBOOST
NET_SPACING_TYPE=PWRMIN_NECK_WIDTH=0.2MMMIN_LINE_WIDTH=0.4MM
MAX_NECK_LENGTH=3 MM
VOLTAGE=6.0VMAKE_BASE=TRUE
PP6V0_LCM_HILCM_LX
DIDT=TRUE
MIN_LINE_WIDTH=0.4 MMMIN_NECK_WIDTH=0.2 MMNET_SPACING_TYPE=SWITCHNODE
NC_PMU_AMUX_B3
NC_PMU_AMUX_A3NC_PMU_AMUX_A2NC_PMU_AMUX_A1
HOME_EMI_LDP_AP_HPD
ONOFF_L
FW_ZENER_PWR
RST_BB_PMU_L
PM_BT_HOST_WAKEBATTERY_SWI
RST_WLAN_LRST_BT_L
PMU_ADC_REFNET_SPACING_TYPE=ANLGMIN_LINE_WIDTH=0.1MMMIN_NECK_WIDTH=0.1MM
CLK_32K_PMU
PM_BB_HOST_WAKE
PMU_IREFNET_SPACING_TYPE=ANLG
PMU_VREFNET_SPACING_TYPE=ANLG
CLK_32K_WLAN
PMU_VDD_REFNET_SPACING_TYPE=ANLG
BOARD_TEMP2_P NET_SPACING_TYPE=ANLG
BOARD_TEMP5_PNET_SPACING_TYPE=ANLG
NET_SPACING_TYPE=ANLGNC_BOARD_TEMP7
NC_PMU_AMUX_AY
NC_PMU_AMUX_B2
NC_PMU_AMUX_B0
PMU_VDD_RTCNET_SPACING_TYPE=ANLG
NET_SPACING_TYPE=ANLGNC_BOARD_TEMP8
PMU_TCAL NET_SPACING_TYPE=ANLG
BATTERY_NTC
PMU_SHDWNNET_SPACING_TYPE=ANLG
I2C0_SDA_1V8I2C0_SCL_1V8
RST_AP_LIRQ_PMU_L
PM_KEEPACT
PM_WLAN_HOST_WAKE
NC_PMU_GPIO16IRQ_HALLRST_L63_LNC_PMU_GPIO13
DOCK_BB_EN
LED_IO6_B_R
MIN_NECK_WIDTH=0.1 MMMIN_LINE_WIDTH=0.2 MM
LED_IO4_B_R
MIN_LINE_WIDTH=0.2 MMMIN_NECK_WIDTH=0.1 MM
LED_IO4_A_R
MIN_NECK_WIDTH=0.1 MMMIN_LINE_WIDTH=0.2 MM
LED_IO3_B_R
MIN_NECK_WIDTH=0.1 MMMIN_LINE_WIDTH=0.2 MM
LED_IO3_A_R
MIN_LINE_WIDTH=0.2 MMMIN_NECK_WIDTH=0.1 MM
LED_IO1_B_R
MIN_LINE_WIDTH=0.2 MMMIN_NECK_WIDTH=0.1 MM
AUD_MIK_HS1_INT_L
LED_IO2_B_R
MIN_NECK_WIDTH=0.1 MMMIN_LINE_WIDTH=0.2 MM
RST_PMU_IN
LED_IO2_A_R
MIN_NECK_WIDTH=0.1 MMMIN_LINE_WIDTH=0.2 MM
LED_IO1_A_R
MIN_NECK_WIDTH=0.1 MMMIN_LINE_WIDTH=0.2 MM
DWI_AP_DIDWI_AP_DODWI_AP_CLK
NC_LCM2_EN
PP5V25_VLCM2NC_VLCM1
PPVCC_MAIN
NC_PMU_AMUX_B1
NC_PMU_AMUX_BY
NET_SPACING_TYPE=ANLGBOARD_TEMP6_P
BOARD_TEMP4_P NET_SPACING_TYPE=ANLG
PORT_DOCK_ACC_DET_LSRL_L
PORT_DOCK_ACCID
ADC_IN7USB_BRICKID
PPLED_OUT_B
BOARD_TEMP5_N
BOARD_TEMP6_N
PPLED_OUT_B
PPLED_OUT_A
BOARD_TEMP3_N
=PPVCC_MAIN_LED
=PPVCC_MAIN_LED
BOARD_TEMP4_N
MIN_NECK_WIDTH=0.1 MM
LED_IO_2_AMIN_LINE_WIDTH=0.1 MM
MIN_NECK_WIDTH=0.1 MM
LED_IO_3_AMIN_LINE_WIDTH=0.1 MM
MIN_NECK_WIDTH=0.1 MM
LED_IO_4_AMIN_LINE_WIDTH=0.1 MM
MIN_NECK_WIDTH=0.1 MM
LED_IO_6_AMIN_LINE_WIDTH=0.1 MM
MIN_NECK_WIDTH=0.1 MM
LED_IO_6_BMIN_LINE_WIDTH=0.1 MM
LED_IO_3_BMIN_LINE_WIDTH=0.1 MMMIN_NECK_WIDTH=0.1 MM
MIN_NECK_WIDTH=0.1 MM
LED_IO_1_BMIN_LINE_WIDTH=0.1 MM
MIN_NECK_WIDTH=0.1 MM
LED_IO_2_BMIN_LINE_WIDTH=0.1 MM
MIN_NECK_WIDTH=0.1 MM
LED_IO_1_AMIN_LINE_WIDTH=0.1 MM
LED_IO_4_B
MIN_NECK_WIDTH=0.1 MMMIN_LINE_WIDTH=0.1 MM
MIN_NECK_WIDTH=0.1 MM
LED_IO_5_BMIN_LINE_WIDTH=0.1 MM
NET_SPACING_TYPE=ANLG BOARD_TEMP6_P
BOARD_TEMP2_N
BOARD_TEMP1_N
MIN_NECK_WIDTH=0.1 MMMIN_LINE_WIDTH=0.2 MM
LED_IO5_B_R
DIDT=TRUENET_SPACING_TYPE=SWITCHNODE
MIN_LINE_WIDTH=0.6 MMMIN_NECK_WIDTH=0.25 MM
WLED_LX_B
MIN_LINE_WIDTH=0.1 MMLED_IO_5_A
MIN_NECK_WIDTH=0.1 MM
MIN_LINE_WIDTH=0.2 MMMIN_NECK_WIDTH=0.1 MM
LED_IO6_A_R
MIN_NECK_WIDTH=0.1 MMMIN_LINE_WIDTH=0.2 MM
LED_IO5_A_R
NC_PMU_GPIO12
BOARD_TEMP5_P NET_SPACING_TYPE=ANLG
BOARD_TEMP1_P NET_SPACING_TYPE=ANLG
BOARD_TEMP3_P NET_SPACING_TYPE=ANLG
NC_PMU_GPIO17
NC_PMU_AMUX_A0
BB_VBUS_DET
MIN_NECK_WIDTH=0.25 MM DIDT=TRUENET_SPACING_TYPE=SWITCHNODEMIN_LINE_WIDTH=0.6 MM
WLED_LX_A
PPLED_OUT_A
C82071
2
C82061
2
R8219
1
2
C8220 1
2
R82271 2
R82311 2
R82351 2
R82321 2
R82391 2
R82401 2
R82031
2
C82091
2
C82041
2
C82141
2
C82121
2
D8230
1 2
C82371
2
C8236 1
2
L8225
1 2
D8228
1 2
C8226 1
2
R8218
1
2
R8222
1
2
R8216
1
2C8215 1
2
C8221 1
2
C8217 1
2
C8223 1
2
C8201 1
2
C82101
2
L82291 2
XW82031 2
XW82021 2
XW82011 2
XW82001 2
R82571 2
R82611 2
R82621 2
R82691 2
R82651 2
R82701 2
D8258
1 2
L8255
1 2
C8256 1
2
C8251 1
2
R8282
1
2C8282 1
2
R8281
1
2
XW82821 2
XW82811 2
C8281 1
2
R82801 2
C82631
2
C82621
2
C82641
2
C82651
2
C82321
2
C82331
2
C82341
2
C82351
2
R82601
2
C82381
2
C8240 1
2
C8266 1
2
C8267 1
2
U8100
A1
M2
M26N27
K9
J28H28K26K27K29G28F28E28D27D29
N28
K16K17J17
K18
N29M27M28
L29
B22
D18D15K21J20K20J19K19J18
B23B24D21D20D14D19E16D17
M1
B27
B28
K30
N25M24
B29B30
C29D30
A2
C30D26
N30M30M29L30A29A28B26D25
N26
M14
M25
K24K4M9
N14M13N13
K22
K23
L1
N15
N18
M15
N19
N16
M18
M16
N20
N17
M19
M17
M20
M21N21
M23N23
051-8773
10.0.0
82 OF 157
37 OF 48
45
45
46
46
46
46
27
37
46
46
46
46
46
46
46
43
43
43
43
43
43
43
43
43
46
35 45
46
35 36 45
46
46
37
30
35 37 45 35 37 45
35 37 45
35 37
35 37
37
43
43
43
46
37
46
46
35 37 45
SYM 3 OF 4
VSS_BUCK3
VSS_BUCK5
VSS_BUCK04
VSS_BUCK2
VSS_BUCK02
VSSA_BUCK2
VSS
VSSA_BUCK5VSSA_BUCK4VSSA_BUCK3
VSSA_BUCK0
VSS
VSS_WLED
VSS_LCM
VSS_BUCK34
VSS VSS
SYM 4 OF 4
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
TFBGA
OMITD1974AB
TFBGAD1974AB
OMIT
SYNC_DATE=01/13/2011SYNC_MASTER=MADHAVI
POWER: AMELIA VSS
U8100
A3B1
D23D24D4D9E10E11E12E13E14E17
B2
E18E19E20E21E22E23E24E25E26E27
B3
E3E4E5E6E7E8E9F10
F11F12
B4
F13F14F15F16F17F18F19F20F21F22
B9
F23F24F25F26F27
C2D10D11D22
A8B8
B11B12
B6B7
B17A15B15D1D2
N24
M22N22
D8D6E15D12C1
U8100
H24H25
H26
H27H3
H4
H5H6
H7H8
H9
J1J10
J11
J12J13
J14
J15J16
J2J21
J22
J23J24
J25
J26J27
J3
J4J5
J6J7
J8
J9K11
K12
K13K14
K15
K25K5
K6K7
K8
M3
F3F4
F5
F6F7
F8
F9G10
G11G12
G13
G14G15
G16
G17G18
G19
G20G21
G22G23
G24
G25G26
G27
G4G5
G6
G7G8
G9H10
H11
H12H13
H14
H15H16
H17
H18H19
H20H21
H22
H23
051-8773
10.0.0
83 OF 157
38 OF 48
OUTOUT
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
PLACE OUTSIDE OF CAN
DEBUG RESET ACCESS
3005%1/20WMF201
NOSTUFF
0603RED-50MCD-20MA
NOSTUFF
1%1/20WMF201
1.5K
NOSTUFF
37 5
5%1/20WMF201
300
NOSTUFF
DEBUG AND MISCSYNC_DATE=10/04/2010SYNC_MASTER=ALEX
=PP1V8_S2R_MISC
FORCE_DFUPMU_SHDWN
PPBATT_VCC
PWR_ON_LED
R90011
2
LED9000A
K
R90021
2
R90001
2
051-8773
10.0.0
90 OF 157
39 OF 48
5 27 35
35 36 45
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
PP
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
PLATING SIZE: 1.4MM X 0.7MMDRILL SIZE: 1.1MM X 0.4MM
PLATED THROUGH HOLES
PROBE POINTS
SL-1.1X0.4-1.4X0.7
TH-NSP
SL-1.1X0.4-1.4X0.7
TH-NSP
SL-1.1X0.4-1.4X0.7
TH-NSP
SL-1.1X0.4-1.4X0.7
TH-NSP
TH-NSP
SL-1.1X0.4-1.4X0.7
TH-NSP
SL-1.1X0.4-1.4X0.7
TH-NSP
SL-1.1X0.4-1.4X0.7
TH-NSP
SL-1.1X0.4-1.4X0.7
SL-1.1X0.4-1.4X0.7
TH-NSP
FID0P5SM1P0SQ-NSP
FID0P5SM1P0SQ-NSP
FID0P5SM1P0SQ-NSP
FID0P5SM1P0SQ-NSP
FID0P5SM1P0SQ-NSP
FID0P5SM1P0SQ-NSP
TH-NSP
SL-1.1X0.4-1.4X0.7
SL-1.1X0.4-1.4X0.7
TH-NSP
P4MMSM
P4MMSM
SMP4MM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
SMP4MM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
SMP4MM
SMP4MM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
P4MMSM
SMP4MM
SL-1.1X0.4-1.4X0.7
TH-NSP
SYNC_DATE=10/04/2010
FCT/ICT TEST/BRACKETSSYNC_MASTER=ALEX
Z1_BON_L<4>
HSIC1_WLAN_DATA1
DDR0_DQ<14>
DDR0_DQS_N<1>
DDR0_DQS_P<0>
AUD_SPKR_AMP1_PBUS
CODEC_LINE_OUT_R
AUD_SPKR_AMP2_PBUS
CODEC_LINE_OUT_L
DDR0_DQ<0>
DDR0_DQS_N<0>
HSIC1_WLAN_STB1
Z1_BON_L<5>
Z1_B_ADR<2>
Z1_B_ADR<1>
Z1_B_ADR<0>
Z1_MISO
PP1V7_VA_VCP
CONN_AUD_HEADSET_CHS_RET2
CONN_AUD_HEADSET_CHS_MIC2
CONN_AUD_HEADSET_DET
AUD_HP1_DET_H
AUD_HS_MIC2_RET
AUD_HS_MIC1_HI
AUD_HS_MIC1_RET
AUD_HS_MIC2_HI
CODEC_LINE_OUT_REF
SL93061
SL93051
SL93041
SL93021
SL93101
SL93121
SL93131
SL93141
SL93151
SL93161
FID9300
1
FID9305
1
FID9304
1
FID9303
1
FID9302
1
FID9301
1
SL93001
SL93011
PP01
PP261
PP251
PP241
PP231
PP221
PP211
PP201
PP191
PP181
PP171
PP161
PP151
PP141
PP131
PP121
PP111
PP101
PP91
PP81
PP71
PP61
PP51
PP41
PP31
PP21
PP11
051-8773
10.0.0
93 OF 157
40 OF 48
17 18
4 15 42
8 13 44
8 13 44
8 13 44
20
19 21
20
19 21
8 13 44
8 13 44
4 15 42
17 18
17 18
17 18
17 18
17 18
35 36 45
23 24
23 24
23 24
23
22 23
22 23
22 23
22 23
19 21
TABLE_BOARD_INFO
VERSIONALLEGRO
(MIL or MM)BOARD UNITSBOARD LAYERS BOARD AREAS
TABLE_SPACING_RULE_ITEM
LINE-TO-LINE SPACINGLAYERSPACING_RULE_SET WEIGHTTABLE_SPACING_RULE_HEAD
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
MINIMUM LINE WIDTHALLOW ROUTEON LAYER? LAYER MINIMUM NECK WIDTH MAXIMUM NECK LENGTH DIFFPAIR PRIMARY GAP DIFFPAIR NECK GAPPHYSICAL_RULE_SET
TABLE_PHYSICAL_RULE_HEAD
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_SPACING_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
MINIMUM LINE WIDTHALLOW ROUTEON LAYER? LAYER MINIMUM NECK WIDTH MAXIMUM NECK LENGTH DIFFPAIR PRIMARY GAP DIFFPAIR NECK GAPPHYSICAL_RULE_SET
TABLE_PHYSICAL_RULE_HEAD
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
TABLE_SPACING_RULE_ITEM
LINE-TO-LINE SPACINGLAYERSPACING_RULE_SET WEIGHTTABLE_SPACING_RULE_HEAD
LINE-TO-LINE SPACINGLAYERSPACING_RULE_SET WEIGHTTABLE_SPACING_RULE_HEAD
MINIMUM LINE WIDTHALLOW ROUTEON LAYER? LAYER MINIMUM NECK WIDTH MAXIMUM NECK LENGTH DIFFPAIR PRIMARY GAP DIFFPAIR NECK GAPPHYSICAL_RULE_SET
TABLE_PHYSICAL_RULE_HEAD
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
MINIMUM LINE WIDTHALLOW ROUTEON LAYER? LAYER MINIMUM NECK WIDTH MAXIMUM NECK LENGTH DIFFPAIR PRIMARY GAP DIFFPAIR NECK GAPPHYSICAL_RULE_SET
TABLE_PHYSICAL_RULE_HEAD
TABLE_PHYSICAL_RULE_ITEM
MINIMUM LINE WIDTHALLOW ROUTEON LAYER? LAYER MINIMUM NECK WIDTH MAXIMUM NECK LENGTH DIFFPAIR PRIMARY GAP DIFFPAIR NECK GAPPHYSICAL_RULE_SET
TABLE_PHYSICAL_RULE_HEAD
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
MINIMUM LINE WIDTHALLOW ROUTEON LAYER? LAYER MINIMUM NECK WIDTH MAXIMUM NECK LENGTH DIFFPAIR PRIMARY GAP DIFFPAIR NECK GAPPHYSICAL_RULE_SET
TABLE_PHYSICAL_RULE_HEAD
TABLE_PHYSICAL_RULE_ITEM
TABLE_PHYSICAL_RULE_ITEM
MINIMUM LINE WIDTHALLOW ROUTEON LAYER? LAYER MINIMUM NECK WIDTH MAXIMUM NECK LENGTH DIFFPAIR PRIMARY GAP DIFFPAIR NECK GAPPHYSICAL_RULE_SET
TABLE_PHYSICAL_RULE_HEAD
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
0.18 MM ~ 7 MIL
0.3 MM ~ 12 MIL
SPACING CONSTRAINTS
REGULAR SPACING RULES
0.125 MM ~ 5 MIL
0.140 MM ~ 5.5 MIL
0.075 MM ~ 3 MIL
0.089 MM ~ 3.5 MIL
0.102 MM ~ 4 MIL
0.114 MM ~ 4.5 MIL
NOTES:
0.2 MM ~ 8 MIL
0.33 MM ~ 13 MIL
0.4 MM ~ 16 MIL
1.0 MM = 39.37 MIL
0.25 MM ~ 10 MIL
90 OHMS
50 OHMS
DIFFERENTIAL PAIR PHYSICAL RULES
BGA AREA PHYSICAL RULES
SINGLE-ENDED PHYSICAL RULES45 OHMS
PHYSICAL CONSTRAINTSDEFAULT/BGA SPACING RULES
0.15 MM ~ 6 MIL*NOTE: ASSUMING 0.060MM DIELECTRIC THICKNESS
POWER/GND SPACING RULES
MISC PHYSICAL RULES
POWER
MISC
MLB CONSTRAINTS
SYNC_MASTER=MIKE
CONSTRAINTS: MLB RULESSYNC_DATE=01/21/2011
0.050 MM 3.0 MM50_OHM_SE 0.050 MMISL3 Y
Y 3.0 MM50_OHM_SE 0.088 MM 0.050 MMISL1,ISL12
LED 3:1_SPACING* *
ANLG ** 3:1_SPACING
SWITCHNODE ** SWITCHNODE
GND_P1SPACINGGND **
* PWR_P1SPACING*PWR
BGA_SPA* BGACLK
BGA* BGA_SPA*
0.10MM0.2 MMLED 0.08 MM0.08 MM10 MMY*
SPEAKER * 0.19MMY 10 MM 0.08 MM 0.08 MM0.3 MM
0.08 MM=STANDARD=STANDARD* 0.08 MMY =STANDARD1:1_DIFFPAIR
Y 0.060 MMBGA_PHY * 0.060 MM =STANDARD 0.076 MM 0.075 MM
0.120 MM90_OHM_DIFF Y =STANDARD0.075 MM 0.120 MM0.072 MMISL5,ISL8
90_OHM_DIFF =STANDARDYISL3 0.051 MM 0.051 MM 0.120 MM 0.120 MM
DEFAULT ?* 0.100 MM
3.0 MM45_OHM_SE * N 0.050 MM0.055 MM
45_OHM_SE 3.0 MMISL3 Y 0.055 MM 0.050 MM
3.0 MMY 0.060 MM45_OHM_SE 0.077 MMISL5,ISL8
3.0 MMY45_OHM_SE 0.060 MM0.110 MMISL1,ISL12
0.050 MM50_OHM_SE * N 3.0 MM0.050 MM
3.0 MMY50_OHM_SE 0.050 MMISL5,ISL8 0.062 MM
10.0 MM0.6MM* YGND_PH 0.075 MM
YPWR * 0.6MM 0.25 MM 10.0 MM
?2:1_SPACING 0.114 MM*
*3:1_SPACING ?0.171 MM
* ?4:1_SPACING 0.228 MM
5:1_SPACING * ?0.285 MM
?STANDARD =DEFAULT*
?BGA_SPA * =DEFAULT
0.1 MMPWR_P1SPACING 900*
SWITCHNODE 0.5 MM* 1000
1000SWITCHNODE 0.2 MMTOP,BOTTOM
* 0.1 MM 950GND_P1SPACING
DEFAULT =45_OHM_SE 30 MM 0 MM0 MMY* =45_OHM_SE
12.7 MM=DEFAULT* =DEFAULTY =DEFAULT =DEFAULTSTANDARD
BGA BGA_PHY*
0.110 MMTOP,BOTTOM90_OHM_DIFF Y 0.085 MM 0.110 MM0.085 MM
0P5MM_SPACING * ?0.5 MM
* ?2.5:1_SPACING 0.143 MM
* ?1.5:1_SPACING 0.086 MM
0.080 MM ?*0P08_SPACING
?* 0.057 MM1:1_SPACING
0P64MM_SPACING 0.64 MM ?*
MMNO_TYPE,BGA,BGA06-06 16.2TOP,ISL2,ISL3,ISL4,ISL5,ISL6,ISL7,ISL8,ISL9,ISL10,ISL11,BOTTOM
051-8773
10.0.0
150 OF 157
41 OF 48
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_PHYSICAL_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_PHYSICAL_ASSIGNMENT_ITEM
TABLE_PHYSICAL_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
ELECTRICAL_CONSTRAINT_SET
ELECTRICAL_CONSTRAINT_SET PHYSICAL SPACING
SPACING
NET_TYPE
HSIC
UART
PHYSICAL
NET_TYPE
SPACING
Clock Signal Constraints
NET_TYPE
USB
ELECTRICAL_CONSTRAINT_SET PHYSICAL
NET_TYPE
SPACING
I2S
XTAL
I2C
JTAG
ELECTRICAL_CONSTRAINT_SETNET_TYPE
PHYSICAL SPACING
PHYSICAL
NET_TYPE
SPACING
PHYSICAL
DWI
PHYSICAL
NET_TYPE
SPACING
NET_TYPE
SPACINGPHYSICALELECTRICAL_CONSTRAINT_SET
SPACING
NET_TYPE
PHYSICALELECTRICAL_CONSTRAINT_SET
ELECTRICAL_CONSTRAINT_SET
ELECTRICAL_CONSTRAINT_SET
SPACING
NET_TYPE
SPI
PHYSICALELECTRICAL_CONSTRAINT_SET
ELECTRICAL_CONSTRAINT_SET
I1
I100
I101
I102
I103
I124
I125
I128
I129
I13
I130
I131
I14
I140
I141
I142
I143
I144
I145
I146
I147
I148
I149
I15
I150
I151
I152
I153
I156
I157
I158
I159
I16
I160
I161
I162
I171
I172
I173
I174
I175
I176
I177
I178
I179
I180
I181
I182
I183
I184
I185
I186
I187
I188
I189
I190
I191
I192
I193
I194
I195
I196
I197
I198
I199
I2
I20
I200
I201
I202
I203
I204
I205
I206
I207
I208
I209
I210
I211
I212
I213
I214
I215
I216
I217
I218
I219
I221
I222
I223
I224
I225
I226
I227
I228
I229
I230
I231
I232
I233
I234
I235
I236
I237
I3
I4
I5
I6
I61
I62
I63
I7
I8
I81 I82
I83
I84
I85
I88
I89
I90
I92
I93
I94
I95
I96
I98
I99
5:1_SPACING*HSIC *
SPI * 2:1_SPACING*
*SPI_50S 45_OHM_SE
SYNC_MASTER=MIKE SYNC_DATE=01/21/2011
CONSTRAINTS: LOW SPEED BUS
1.5:1_SPACINGI2C **
5:1_SPACING*CLK *
2:1_SPACINGDWI **
90_OHM_DIFF*USB_90D
CLK_50S * 50_OHM_SE
UART_50S 50_OHM_SE*
5:1_SPACING* *CRYSTAL
* 5:1_SPACING*USB
JTAG * * 2:1_SPACING
* 50_OHM_SEHSIC
3:1_SPACINGUART **
I2S *I2S 2:1_SPACING
I2S * 3:1_SPACING*
I2S_90S 45_OHM_SE*
2:1_SPACINGUARTUART *
I2C_50S 50_OHM_SE*
UART3_BT_RXDUART_50S UARTUART_50S UART UART3_BT_RTS_L
UARTUART_50S UART3_BT_CTS_LUART1_BB_RXDUART_50S UART
UART0_MUX_TXDUARTUART_50S
UART0_MUX_RXDUARTUART_50S
UART0_AP_RXDUARTUART_50SUART0_AP_TXDUARTUART_50S
UART1_BB_CTS_LUART_50S UARTUART1_BB_RTS_LUART_50S UART
UART3_BT_TXDUARTUART_50S
UART1_BB_TXDUARTUART_50S
UART6_WLAN_TXDUARTUART_50S
UART6_WLAN_RXDUART_50S UART
SPISPI_50S SPI2_IPC_SRDYSPI_50S SPI SPI2_IPC_SCLK
SPI2_IPC_MOSISPI_50S SPISPI_50S SPI SPI2_IPC_MISO
SPI1_GRAPE_CS_LSPI_50S SPI
SPI1_GRAPE_SCLKSPI_50S SPI
SPI1_GRAPE_MOSISPI_50S SPI
SPI1_GRAPE_MISOSPI_50S SPI
ISP_CAM_0_SDAI2CI2C_50S
HSIC1_WLAN_DATA1HSIC HSIC_WLAN
CLK_CAM_RF_CCLKCLK_50S
CLK_CAM_FF_CCLKCLK_50S
CLK_CAM_RF_RCLKCLK_50S
CLK_CAM_FF_RCLKCLK_50S
I2S0_ASP_MCK_RCLKCLK_50S
0P2MM_SPACINGSE_50S CLK_CAM_FF_CONN
CLKCLK_50S CLK_32K_GPSCLK_32K_WLANCLK_50S CLK
I2CI2C_50S ISP_CAM_0_SCL
I2C1_SDA_1V8_CONNI2CI2C_50S
I2C_50S I2C I2C0_SCL_1V8I2C_50S I2C I2C2_SDA_3V0
I2C_50S I2C I2C1_SCL_1V8_CONN
ISP_CAM_1_SCLI2CI2C_50S
DWI_AP_CLKDWI
CLK_50S CLK CLK_CAM_FF
I2S_50S I2S I2S2_VSP_DIN
I2S I2S2_VSP_DOUTI2S_50S
I2S_50S I2S I2S3_XSP_BCLK
I2S_50S I2S3_XSP_DINI2SI2S_50S I2S3_XSP_LRCKI2S
I2S_50S I2S I2S3_XSP_DOUT
I2SI2S_50S I2S_L63_XSP_SDOUT
USB USB_DK_CON_D0_PUSB_90DUSB_90D USB USB_DK_CON_D0_NCLKCLK_50S CLK_32K_PMU
NC_HSIC1_STB2HSIC HSIC
CLK_CAM_FF_FILTCLK_50S CLK
I2S0_ASP_LRCKI2S_50S I2SI2S_50S I2S I2S0_ASP_DIN
I2SI2S_50S I2S0_ASP_DOUT
I2SI2S_50S I2S_L63_ASP_SDOUT
I2S_50S I2S2_VSP_BCLKI2S
ACC_PT_DK_CON_TXUSB_90D USBACC_PT_DK_CON_RXUSB_90D USB
USB_90D USB USB11_ACC_RX_P
USB_90D USB USB_BB_D_NUSBUSB_90D USB11_MUX_D0_PUSBUSB_90D USB11_MUX_D0_N
USBUSB_90D USB11_ACC_TX_N
USBUSB_90D USB_BB_D_P
NC_USB_D1_NUSB_90D USB
NC_USB11_D1_PUSB_90D USB
NC_USB11_D1_NUSBUSB_90D
TP_WLAN_USB_DPUSBUSB_90D
TP_WLAN_USB_DNUSBUSB_90D
USB_GPIO_DMUSBUSB_90D
USB_GPIO_DP_CONNUSB_90D USB
USB_GPIO_DPUSB_90D USB
USB_GPIO_DM_CONNUSBUSB_90D
USB USB_UART_DM_CONNUSB_90D
USB_PT_DK_CON_D_PUSBUSB_90D
USB_PT_DK_CON_D_NUSBUSB_90D
HSIC HSIC NC_HSIC1_DATA2
HSIC_HOST_READY_WLHSIC HSIC
HSIC_HOST_RDYHSICHSIC
CLK_50S CLK_CAM_RFCLKCLK_CAM_RF_FILTCLK_50S CLK
JTAG_AP_TDOJTAG
USBUSB_90D EXTRA_USB_D1_NUSB EXTRA_USB_D1_PUSB_90D
NC_USB_D1_PUSBUSB_90D
HSIC0_BB_DATA1HSIC HSIC_BB
NC_HSIC0_STB2HSIC HSIC
USB_90D USB USB_DK_D0_PUSB_90D USB USB_DK_D0_N
JTAG_AP_TRST_LRST
I2C_50S I2C ISP_AP_1_SDA
I2C1_SDA_1V8I2C_50S I2CI2C_50S I2C I2C1_SCL_1V8I2C_50S I2C I2C0_SDA_1V8
I2CI2C_50S I2C2_SCL_3V0I2CI2C_50S ISP_AP_0_SCL
I2C_50S I2C ISP_AP_0_SDAI2C_50S I2C ISP_AP_1_SCL
I2C_50S I2C I2C2_SCL_3V0_ALSI2C_50S I2C I2C2_SDA_3V0_ALS USB_90D USB EXTRA_USB11_D1_N
USB_UART_DMUSBUSB_90D
ISP_CAM_1_SDAI2CI2C_50S
CRYSTAL XTAL_24M_ICRYSTAL XTAL_24M_O
24M_OCRYSTALPMU_XTALCRYSTALPMU_EXTALCRYSTAL
HSIC_WLAN_RDYHSIC HSIC
HSIC0_BB_STB1HSIC HSIC_BB
HSIC_WLAN HSIC1_WLAN_STB1HSICHSIC_BB_RDYHSIC HSIC
HSIC HSIC_HOST_READY_WLANHSIC
NC_HSIC0_DATA2HSIC HSIC
USB_90D USB EXTRA_USB11_D1_P
USBUSB_90D USB_UART_DP_CONNUSB USB_UART_DPUSB_90D
I2S0_ASP_BCLKI2S_50S I2S
I2SI2S_50S I2S2_VSP_LRCK
I2SI2S_50S I2S_L63_VSP_SDOUT
DWI_AP_DIDWIDWI_AP_DODWI
CLK_CAM_RF_CONNCLK_50S CLKI2S0_ASP_MCKCLK_50S CLK
JTAG JTAG_AP_TCKJTAG_AP_TMSJTAG
JTAG JTAG_AP_TDI
051-8773
10.0.0
151 OF 157
42 OF 48
5 15
5 15
5 15
5 30
11 15
11 15
5 15
5 15
5 30
5 30
5 15
5 30
5 15
5 15
5 30
5 30
5 30
5 30
5 17
5 17
5 17
5 17
24 25
4 15 40
25
25
7
7
5 19
24 25
15 37
24 25
24 25
5 10 19 22 37
5 25
24 25
24 25
5 37
7 25
5 15 19
5 15 19
5 19
5 19
5 19
5 19
19
18 37
4 46
25
5 19
5 19
5 19
19
5 15 19
27 29
27 29
11 27
11 30
4 11
4 11
11 27
11 30
4 46
4 46
4 46
27 29
27 29
4 46
5
5 30
7 25
25
4 10
4 46
4 30
4 46
4 27
4 27
4 10 45
7 25
5 10 25
5 10 25
5 10 19 22 37
5 25
7 25
7 25
7 25
10 24 25
10 24 25
24 25
4
4
4
36
36
5 15
4 30
4 15 40
5 30
5 15
4 46
5 19
5 15 19
19
5 37
5 37
24 25
5
4 27
4 27
4 10
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
MINIMUM LINE WIDTHALLOW ROUTEON LAYER? LAYER MINIMUM NECK WIDTH MAXIMUM NECK LENGTH DIFFPAIR PRIMARY GAP DIFFPAIR NECK GAPPHYSICAL_RULE_SET
TABLE_PHYSICAL_RULE_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
TABLE_PHYSICAL_ASSIGNMENT_ITEM
TABLE_PHYSICAL_RULE_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_PHYSICAL_ASSIGNMENT_ITEM
TABLE_PHYSICAL_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
MIPI
NET_TYPE
SPACING
ANALOG VIDEO CONSTRAINTS
NET_TYPE
PHYSICAL
PHYSICAL
NET_TYPE
SPACING
ELECTRICAL_CONSTRAINT_SET
PHYSICAL
SPACINGPHYSICAL
ELECTRICAL_CONSTRAINT_SET PHYSICAL SPACING
ELECTRICAL_CONSTRAINT_SET
DISPLAYPORT
NET_TYPE
BACKLIGHT
NET_TYPE
ELECTRICAL_CONSTRAINT_SET
SPACING
NET_TYPE
PHYSICAL
EMBEDDED DISPLAYPORT
ELECTRICAL_CONSTRAINT_SET
AUDIO/SPEAKER
SPACINGELECTRICAL_CONSTRAINT_SET
I213
I214
I215
I219
I220
I221
I222
I223
I224
I231
I232
I233
I311
I312
I315
I316
I342
I343
I345
I346
I347
I348
I353
I354
I355
I356
I384
I385
I386
I387
I388
I389
I390
I391
I392
I393
I394
I395
I396
I397
I398
I399
I412
I413
I414
I415
I416
I417
I418
I419
I420
I421
I422
I423
I424
I425
I426
I427
I428
I429
I430
I431
I432
I433
I434
I435
I436
I437
I438
I439
I440
I441
I442
I443
I444
I445
I446
I447
I448
I449
I450
I451
I452
I453
I454
I455
I456
I457
I458
I459
I460
I461
I462
I463
I464
I465
I466
I467
I468
I469
I470
I471
I472
I473
I474
I475
I476
I477
I478
I479
I480
I481
I482
I483
I484
I485
I486
I487
I488
I489
I490
I491
I492
I493
I494
I495
I496
I497
I498
I499
I500
I501
I502
I503
I504
I505
I506
I507
I508
I510
I511
I512
I513
I514
I515
I516
I517
I518
I519
I520
I521
I522
I523
I524
I525
I526
I527
I528
I529
I530
I531
I532
I533
I534
I535
I536
I537
I538
I539
I540
I541
I542
I543
I544
I545
SYNC_DATE=01/21/2011
CONSTRAINTS: DISPLAY/AUDIOSYNC_MASTER=MIKE
1:1_DIFFPAIR*AUDIO
SPEAKER*SPEAKER
5:1_SPACING* *EDP
*EDP_90D 90_OHM_DIFF 50_OHM_SE*EDP_50S
3:1_SPACINGLED **
ANALOG_VIDEO 3:1_SPACING*ANALOG_VIDEO
*ANALOG_VIDEO 5:1_SPACING*
4:1_SPACINGMIPI * *
* 90_OHM_DIFFDP_90D
**DP 5:1_SPACING
=50_OHM_SE =50_OHM_SE =STANDARDVID_50S =50_OHM_SE =STANDARDY*
MIPI_90D * 90_OHM_DIFF
DP_50S * 50_OHM_SE
** 3:1_SPACINGAUDIO
LEDLED *
AUDIOAUDIO LEFT_CH_OUT_REFAUDIOAUDIO LEFT_CH_P
AUDIOAUDIO MAX983X4_L_IN_P
AUDIO AUDIO AUD_HP1_MLBCON_L
LED LED_IO2_A_RLEDA
AUDIO AUDIO HP_LAUDIOAUDIO HP_R
AUDIOAUDIO CONN_AUD_HEADSET_RIGHTAUDIOAUDIO CONN_AUD_HEADSET_LEFT
AUDIO AUDIO AUD_HP1_MLBCON_R
AUDIOAUDIO HSMIC_R_PAUDIOAUDIO HSMIC_R_N
AUDIOAUDIO HSMIC_C_PAUDIOAUDIO HSMIC_C_N
AUDIO EXT_MIC_PAUDIOAUDIOAUDIO EXT_MIC_REF
AUDIOAUDIO SPKRAMP_R_OUT_P
AUDIO AUDIO MAX983X4_R_IN_NSPKRAMP_R_OUT_NAUDIOAUDIO
RIGHT_CH_PAUDIO AUDIOAUDIOAUDIO MAX983X4_R_IN_P
RIGHT_CH_OUT_PAUDIOAUDIORIGHT_CH_OUT_REFAUDIO AUDIO
SPKRAMP_L_OUT_PAUDIOAUDIOAUDIOAUDIO SPKRAMP_L_OUT_N
AUDIOAUDIO MAX983X4_L_IN_N
AUDIO AUDIO LEFT_CH_OUT_P
EDPEDP_90D EDP_EMI_TX_P<2>EDPEDP_90D EDP_EMI_TX_P<3>
EDPEDP_90D EDP_EMI_TX_P<1>EDPEDP_90D EDP_EMI_TX_P<0>
EDP_EMI_TX_N<3>EDPEDP_90D
EDPEDP_90D EDP_EMI_TX_N<1>EDPEDP_90D EDP_EMI_TX_N<2>
EDPEDP_90D EDP_EMI_TX_N<0>EDP EDP_EMI_AUX_PEDP_90D
EDP_EMI_AUX_NEDPEDP_90D
EDP_90D EDP EDP_DATA_CONN_P<0>
EDPEDP_90D EDP_DATA_CONN_P<2>EDP EDP_DATA_CONN_P<1>EDP_90D
EDPEDP_90D EDP_DATA_CONN_P<3>
EDP_90D EDP EDP_DATA_CONN_N<3>EDP_90D EDP EDP_DATA_CONN_N<2>
EDP_90D EDP EDP_DATA_CONN_N<0>EDP_90D EDP EDP_DATA_CONN_N<1>
EDP_90D EDP EDP_AUX_CONN_PEDP_90D EDP EDP_AUX_CONN_NEDP_90D EDP EDP_AP_TX_P<3>EDP_90D EDP EDP_AP_TX_P<2>EDP_90D EDP EDP_AP_TX_P<1>
EDP_90D EDP EDP_AP_TX_N<3>EDP_90D EDP EDP_AP_TX_P<0>
EDP_90D EDP EDP_AP_TX_N<2>EDP_90D EDP_AP_TX_N<1>EDPEDP_90D EDP EDP_AP_TX_N<0>
EDP_AP_HPDEDP_50S EDPEDP_90D EDP EDP_AP_AUX_P
EDP EDP_AP_AUX_NEDP_90D
LED_IO3_A_RLED LEDA
LED_IO1_B_RLED LEDB
DPDP_90D DP_PT_DK_CON_AUX_P
DP_EMI_TX_P<3>DP_90D DP
MIPI_90D MIPI0C_AP_DATA_P<0>MIPI0C
MIPI0C MIPI0C_AP_DATA_N<1>MIPI_90D
MIPI0C_CAM_DATA_P<0>CAM_100DVA3 CAM
MIPI_90D MIPI1C_CAM_CLK_DEBUG_PMIPI1CMIPI_90D MIPI1C_CAM_CLK_DEBUG_NMIPI1C
MIPI1C_CAM_CLK_NMIPI1CMIPI_90D
MIPI0C_CAM_D0_DEBUG_PMIPI_90D MIPI0C
MIPI0C_CAM_DATA_P<3>MIPI_90D MIPI0C
LED_IO_6_BLED LEDB
LED_IO4_B_RLED LEDBLED_IO5_A_RLED LEDA
DP_90D DP DP_PT_DK_CON_TX_P<3>
ANALOG_VIDEO VIDEO_EMI_Y_PRVID_50S
ANALOG_VIDEOVID_50S VIDEO_PT_DK_CON_CVBS_PBANALOG_VIDEOVID_50S VIDEO_PT_DK_CON_C_Y
DP_AP_TX_N<3>DPDP_90DDP_AP_TX_P<2>DPDP_90D
DP_PT_DK_CON_TX_N<1>DPDP_90D
VIDEO_PT_DK_CON_CVBS_PB_RVID_50S ANALOG_VIDEOVIDEO_PT_DK_CON_C_Y_RANALOG_VIDEOVID_50S
ANALOG_VIDEO VIDEO_PT_DK_CON_Y_PR_RVID_50S
ANALOG_VIDEO VIDEO_PT_DK_CON_Y_PRVID_50S
BUF_C_YVID_50S ANALOG_VIDEO
DP_PT_DK_CON_AUX_PDP_90D DP
DP_PT_DK_CON_AUX_NDP_90D DP
DP_EMI_TX_N<0>DP_90D DP
NC_MIPI0C_AP_DATA_N<2>MIPI_90D MIPI0C
NC_MIPI0C_AP_DATA_P<2>MIPI_90D MIPI0C
MIPI0CMIPI_90D MIPI0C_CAM_DATA_N<3>
MIPI_90D MIPI0C_CAM_D2_DEBUG_PMIPI0C
MIPI0C_CAM_D3_DEBUG_PMIPI_90D MIPI0C
LED LEDB LED_IO2_B_R
LEDB LED_IO3_B_RLED
LED_IO5_B_RLED LEDBLED_IO6_A_RLED LEDA
LED_IO4_A_RLED LEDA
LEDB LED_IO_2_BLEDLED_IO_3_ALED LEDALED_IO_3_BLED LEDB
LED_IO_4_BLED LEDB
LED_IO_5_BLED LEDB
DPDP_90D DP_PT_DK_CON_TX_N<3>
DP_EMI_TX_P<1>DPDP_90D
DPDP_90D DP_PT_DK_CON_TX_N<2>
LED_IO1_A_RLED LEDA
DAC_AP_OUT2ANALOG_VIDEOVID_50S
MIPI0C_AP_CLK_NMIPI_90D MIPI0C
DP_AP_TX_N<0>DP_90D DP
MIPI_90D MIPI0C_AP_DATA_N<0>MIPI0C
MIPI0C_CAM_DATA_N<2>MIPI0CMIPI_90D
MIPI0C_CAM_D1_DEBUG_NMIPI_90D MIPI0C
MIPI0C_CAM_D0_DEBUG_NMIPI0CMIPI_90D
DPDP_90D DP_AP_AUX_NDP_90D DP DP_AP_AUX_P
VIDEO_EMI_C_YVID_50S ANALOG_VIDEOANALOG_VIDEOVID_50S VIDEO_EMI_CVBS_PB
VID_50S ANALOG_VIDEO BUF_Y_PR
ANALOG_VIDEO DAC_AP_OUT3VID_50S
DP_50S DP DP_AP_HPD
DAC_AP_OUT1VID_50S ANALOG_VIDEO
DP_AP_TX_N<1>DP_90D DP
DP_AP_TX_P<1>DP_90D DP
DP_PT_DK_CON_TX_N<0>DP_90D DP
DP_90D DP DP_EMI_TX_P<0>
DP_EMI_AUX_NDP_90D DP
DP_AP_TX_P<0>DP_90D DP
DP_EMI_AUX_PDP_90D DP
DP_90D DP_EMI_TX_N<2>DPDP_EMI_TX_N<3>DPDP_90D
DP_EMI_AUX_PDPDP_90D
DP_EMI_TX_P<2>DPDP_90D
DP_90D DP DP_PT_DK_CON_TX_P<2>
LEDB LED_IO6_B_RLED
LEDB LED_IO_1_BLEDLEDA LED_IO_1_ALED
LEDA LED_IO_2_ALED
LED_IO_4_ALED LEDA
LED_IO_5_ALED LEDA
LED_IO_6_ALED LEDA
DP_EMI_AUX_NDPDP_90D
DP_PT_DK_CON_TX_P<1>DPDP_90DDP_90D DP_PT_DK_CON_TX_P<0>DP
DP_90D DP_EMI_TX_N<1>DP
DP_AP_TX_N<2>DPDP_90D
DP_90D DP_AP_TX_P<3>DP
MIPI0CMIPI_90D MIPI0C_CAM_DATA_N<1>
MIPI0C_CAM_DATA_P<2>MIPI_90D MIPI0C
MIPI0C_CAM_DATA_P<1>MIPI0CMIPI_90D
MIPI0C_AP_CLK_PMIPI_90D MIPI0C
MIPI_90D MIPI1C_CAM_D0_DEBUG_NMIPI1CMIPI_90D MIPI1C_CAM_D0_DEBUG_PMIPI1C
MIPI1C_CAM_CLK_PMIPI1CMIPI_90D
MIPI0C_CAM_CLK_DEBUG_NMIPI_90D MIPI0CMIPI0C_CAM_CLK_DEBUG_PMIPI0CMIPI_90D
MIPI0C_CAM_D1_DEBUG_PMIPI_90D MIPI0CMIPI0C_CAM_D2_DEBUG_NMIPI_90D MIPI0C
MIPI0C_CAM_D3_DEBUG_NMIPI_90D MIPI0C
MIPI1C MIPI1C_AP_CLK_PMIPI_90DMIPI1CMIPI_90D MIPI1C_AP_CLK_N
MIPI1C_CAM_DATA_P<0>CAM_100DVGA CAMMIPI1C_CAM_DATA_N<0>CAM_100DVGA CAM
DPDP_90D DP_PT_DK_CON_AUX_N
BUF_CVBS_PBVID_50S ANALOG_VIDEO
CAM_100DVA3 CAM MIPI0C_CAM_DATA_N<0>NC_MIPI0C_AP_DATA_P<3>MIPI0CMIPI_90D
MIPI0C_AP_DATA_P<1>MIPI_90D MIPI0C
NC_MIPI0C_AP_DATA_N<3>MIPI_90D MIPI0C
MIPI0C_CAM_CLK_NMIPI_90D MIPI0C
MIPI0C_CAM_CLK_PMIPI_90D MIPI0C
NC_MIPI1C_AP_DATA_N<1>MIPI_90D MIPI1C
NC_MIPI1C_AP_DATA_P<1>MIPI_90D MIPI1CMIPI1C MIPI1C_AP_DATA_N<0>MIPI_90DMIPI1C MIPI1C_AP_DATA_P<0>MIPI_90D
051-8773
10.0.0
152 OF 157
43 OF 48
19 20
20
20
21 23
37
19 21
19 21
23 24
23 24
21 23
22
22
19 22
19 22
19 22
19 22
20
20
20
20
20
19 20
19 20
20
20
20
19 20
16
16
16
16
16
16
16
16
16
16
16
16
16
16
16
16
16
16
16
16
7 16
7 16
7 16
7 16
7 16
7 16
7 16
7 16
7 16
7 16
7 16
37
37
27 29 43
7 25
7 25
24 25
24 25
16 37
37
37
28
10 11 27
27 28
27 28
7 28
7 28
27 29
28 29
28 29
28 29
27 28
11
27 29 43
27 29 43
27 28
7 46
7 46
37
37
37
37
37
16 37
16 37
16 37
16 37
16 37
28
27 28
28
37
7 11
7 25
7 28
7 25
7 28
7 28
10 11 27
10 11 27
11
7 11
7 37
7 11
7 28
7 28
27 29
27 28
27 28 43
7 28
27 28 43
27 28 43
28
37
16 37
16 37
16 37
16 37
16 37
16 37
27 28 43
27 29
27 29
27 28
7 28
7 28
24 25
24 25
7 25
24 25
7 25
7 25
24 25
24 25
27 29 43
11
24 25
7 46
7 25
7 46
24 25
24 25
7 46
7 46
7 25
7 25
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
NAND DEV
NAND
PHYSICALELECTRICAL_CONSTRAINT_SETNET_TYPE
SPACING
DDR
DDR VREF
PHYSICAL SPACING
NET_TYPE
ELECTRICAL_CONSTRAINT_SET ELECTRICAL_CONSTRAINT_SET PHYSICAL
NET_TYPE
SPACING
NET_TYPE
PHYSICAL SPACING
ELECTRICAL_CONSTRAINT_SET
I100
I101
I102
I103
I104
I105
I106
I107
I108
I109
I110
I111
I112
I113
I114
I115
I116
I117
I118
I119
I120
I121
I122
I123
I124
I125
I126
I127
I128
I129
I130
I131
I132
I133
I134
I135
I136
I137
I138
I139
I140
I141
I142
I143
I144
I145
I146
I147
I148
I149
I150
I151
I152
I153
I154
I155
I156
I157
I158
I159
I160
I161
I162
I163
I164
I165
I166
I167
I168
I169
I170
I171
I172
I173
I174
I175
I176
I177
I178
I179
I180
I181
I182
I183
I184
I185
I186
I188
I189
I190
I191
I192
I193
I194
I195
I196
I197
I198
I199
I200
I201
I202
I203
I204
I205
I206
I208
I209
I210
I211
I212
I213
I214
I215
I216
I217
I218
I219
I220
I221
I222
I223
I224
I225
I226
I228
I229
I230
I231
I232
I233
I234
I235
I236
I237
I238
I239
I240
I37
I38
I39
I41
I43
I44
I47
I48
I49
I50
I51
I52
I53
I54
I55
I56
I57
I58
I59
I60
I61
I62
I63
I64
I65
I66
I67
I68
I69
I70
I71
I72
I73
I74
I75
I76
I77
I78
I79
I80
I81
I82
I83
I84
I85
I86
I87
I88
I89
I90
I91
I92
I93
I94
I95
I96
I97
I98
I99
SYNC_MASTER=MIKE SYNC_DATE=01/21/2011
CONSTRAINTS: DDR/FMI
DDR_50S * 50_OHM_SE
50_OHM_SE*NAND_50S
2:1_SPACING**NAND
**VREF 5:1_SPACING
3:1_SPACING**DDR
* 90_OHM_DIFFDDR_90D
FMI0_RE_PNAND_50S NAND0
FMI1_RE_PNAND_50S NAND1
NAND_50S FMI0_RB0_LNAND0FMI0_RB1_LNAND_50S NAND0
FMI0_WE_LNAND_50S NAND0FMI0_WP_LNAND_50S NAND0
NAND1 FMI1_AD<2>NAND_50SFMI1_AD<3>NAND_50S NAND1
NAND_50S FMI1_AD<1>NAND1
DDR_50S DDR DDR1_ZQ
DDRDDR_50S DDR1_CSN<2..0>DDR_50S DDR DDR1_CKE<1..0>
DDR_90D DDR DDR1_CK_P
DDR_50S DDR0_DQ<31..24>DDR3
DDRDDR_50S DDR1_DM<3..0>
DDR_50S DDR1_DQ<7..0>DDR0
FMI0_AD<0>NAND_50S NAND0
FMI0_AD<2>NAND_50S NAND0
FMI0_AD<1>NAND_50S NAND0
FMI0_ALENAND_50S NAND0NAND_50S FMI0_AD<7>NAND0
FMI0_AD<6>NAND_50S NAND0
FMI0_CE1_LNAND_50S NAND0
FMI1_WE_LNAND_50S NAND1
FMI1_ALENAND_50S NAND1
FMI1_WP_LNAND_50S NAND1
FMI1_AD<4>NAND_50S NAND1FMI1_AD<5>NAND_50S NAND1
FMI1_AD<7>NAND_50S NAND1
FMI1_CE0_LNAND_50S NAND1
FMI1_ALENAND_50S NAND1
FMI1_CE2_LNAND_50S NAND1FMI1_CE3_LNAND_50S NAND1
FMI1_CE5_LNAND_50S NAND1NAND_50S FMI1_CE6_LNAND1
FMI1_DQS_NNAND_50S NAND1
NAND_50S FMI1_AD<0>NAND1
FMI0_CE3_LNAND_50S NAND0
FMI0_CE2_LNAND_50S NAND0
FMI0_CE5_LNAND_50S NAND0
FMI0_CE4_LNAND_50S NAND0
FMI0_CE6_LNAND_50S NAND0
FMI1_CE1_LNAND_50S NAND1
FMI1_CLENAND_50S NAND1
NAND_50S SLOT0_FMI0_AD<0>NAND0NAND_50S SLOT0_FMI0_AD<1>NAND0NAND_50S SLOT0_FMI0_AD<2>NAND0NAND_50S SLOT0_FMI0_AD<3>NAND0NAND_50S SLOT0_FMI0_AD<4>NAND0NAND_50S SLOT0_FMI0_AD<5>NAND0
NAND_50S SLOT0_FMI0_ALENAND0
NAND_50S SLOT0_FMI0_CE1_LNAND0NAND_50S SLOT0_FMI0_CE0_LNAND0
NAND_50S SLOT0_FMI0_DQS_PNAND0NAND_50S SLOT0_FMI0_RE_NNAND0
NAND0NAND_50S SLOT0_FMI0_WE_LNAND_50S SLOT0_FMI1_AD<0>NAND1NAND_50S SLOT0_FMI1_AD<1>NAND1NAND_50S SLOT0_FMI1_AD<2>NAND1NAND_50S SLOT0_FMI1_AD<3>NAND1
NAND_50S SLOT0_FMI1_AD<5>NAND1
SLOT0_FMI1_CE1_LNAND_50S NAND1SLOT0_FMI1_CLENAND_50S NAND1
SLOT0_FMI1_RE_NNAND_50S NAND1
SLOT1_FMI0_AD<0>NAND_50S NAND0NAND_50S SLOT1_FMI0_AD<1>NAND0NAND_50S SLOT1_FMI0_AD<2>NAND0NAND_50S SLOT1_FMI0_AD<3>NAND0
NAND0NAND_50S SLOT1_FMI0_AD<4>
NAND_50S SLOT1_FMI0_ALENAND0NAND_50S SLOT1_FMI0_AD<7>NAND0
NAND_50S SLOT1_FMI0_CE0_LNAND0
NAND_50S SLOT1_FMI0_CLENAND0
NAND_50S SLOT1_FMI0_WE_LNAND0
NAND_50S SLOT1_FMI1_AD<2>NAND1NAND1NAND_50S SLOT1_FMI1_AD<1>
NAND_50S SLOT1_FMI1_AD<0>NAND1
SLOT1_FMI1_AD<6>NAND_50S NAND1NAND_50S SLOT1_FMI1_AD<5>NAND1
NAND_50S SLOT1_FMI1_ALENAND1NAND_50S SLOT1_FMI1_AD<7>NAND1
NAND_50S SLOT1_FMI1_CE0_LNAND1NAND_50S SLOT1_FMI1_CE1_LNAND1NAND_50S SLOT1_FMI1_CLENAND1NAND_50S SLOT1_FMI1_DQS_PNAND1
NAND_50S SLOT1_FMI1_WE_LNAND1
NAND_50S SLOT1_FMI1_AD<4>NAND1
SLOT1_FMI1_AD<3>NAND_50S NAND1FMI1_RE_NNAND_50S NAND1
FMI1_CLENAND_50S NAND1
FMI1_WP_LNAND_50S NAND1
FMI0_AD<5>NAND_50S NAND0
FMI0_AD<3>NAND_50S NAND0FMI0_AD<4>NAND_50S NAND0
FMI0_RE_NNAND_50S NAND0
NAND_50S FMI0_CE7_LNAND0NAND_50S FMI0_CLENAND0NAND_50S FMI0_DQS_NNAND0NAND_50S FMI0_DQS_PNAND0
FMI1_AD<6>NAND_50S NAND1
FMI1_CE4_LNAND_50S NAND1
PWR PPVREF_DDR0_CAPWR PPVREF_DDR0_DQPWR PPVREF_DDR1_CAPWR PPVREF_DDR1_DQ
DDR3_DQS_N<3>DDR_50S DDR3
DDR3_DQS_P<3>DDR_50S DDR3
DDR3_DQS_N<2>DDR_50S DDR2DDR3_DQ<31..24>DDR_50S DDR3
DDR3_DQ<23..16>DDR_50S DDR2DDR3_DQS_P<2>DDR_50S DDR2
DDR3_DQS_N<1>DDR_50S DDR1
DDR3_DQ<15..8>DDR_50S DDR1DDR3_DQS_P<1>DDR_50S DDR1
DDR3_DQS_P<0>DDR_50S DDR0DDR3_DQS_N<0>DDR_50S DDR0
DDR3_DQ<7..0>DDR_50S DDR0DDR_50S DDR DDR3_ZQ
DDR3_CSN<2..0>DDR_50S DDRDDRDDR_50S DDR3_CKE<1..0>
DDR DDR3_DM<3..0>DDR_50S
DDRDDR_90D DDR3_CK_NDDRDDR_90D DDR3_CK_P
DDR DDR3_CA<9..0>DDR_50S
DDR_50S DDR DDR2_CA<9..0>
DDR_90D DDR DDR2_CK_PDDR_50S DDR DDR2_DM<3..0>
DDR_50S DDR DDR2_CKE<1..0>
DDRDDR_50S DDR2_ZQDDR_50S DDR2_DQ<7..0>DDR0
DDR_50S DDR2_DQS_N<0>DDR0DDR_50S DDR2_DQS_P<0>DDR0
DDR_50S DDR2_DQS_P<1>DDR1DDR_50S DDR2_DQ<15..8>DDR1
DDR_50S DDR2_DQS_P<2>DDR2DDR_50S DDR2_DQ<23..16>DDR2
DDR_50S DDR2_DQ<31..24>DDR3DDR_50S DDR2_DQS_P<3>DDR3DDR_50S DDR2_DQS_N<3>DDR3
DDRDDR_50S DDR1_CA<9..0>
DDR_50S DDR1_DQS_N<0>DDR0DDR_50S DDR1_DQ<15..8>DDR1
DDR_50S DDR1_DQS_N<1>DDR1
DDR_50S DDR1_DQS_P<2>DDR2DDR_50S DDR1_DQ<23..16>DDR2
DDR_50S DDR1_DQ<31..24>DDR3DDR_50S DDR1_DQS_P<3>DDR3DDR_50S DDR1_DQS_N<3>DDR3
DDR_90D DDR DDR1_CK_N
DDR_50S DDR1_DQS_N<2>DDR2
DDRDDR_50S DDR2_CSN<2..0>
DDR_50S DDR2_DQS_N<1>DDR1
DDR_50S DDR2_DQS_N<2>DDR2
DDR_50S DDR DDR0_CSN<2..0>
DDR_50S DDR0_DQS_N<0>DDR0
DDR_50S DDR0_DQS_P<1>DDR1DDR_50S DDR0_DQ<15..8>DDR1
DDR_50S DDR0_DQS_N<1>DDR1
DDR_50S DDR0_DQS_P<3>DDR3DDR_50S DDR0_DQS_N<3>DDR3
DDR_50S DDR0_DQS_P<0>DDR0DDR_50S DDR0_DQ<7..0>DDR0DDR_50S DDR DDR0_ZQ
DDRDDR_50S DDR0_DM<3..0>DDRDDR_90D DDR0_CK_P
DDR_50S DDR DDR0_CKE<1..0>DDRDDR_90D DDR0_CK_N
DDRDDR_50S DDR0_CA<9..0>
DDR_50S DDR0_DQ<23..16>DDR2DDR_50S DDR0_DQS_P<2>DDR2DDR_50S DDR0_DQS_N<2>DDR2
DDR_50S DDR1_DQS_P<0>DDR0
DDR_50S DDR1_DQS_P<1>DDR1
DDR_90D DDR DDR2_CK_N
SLOT0_FMI1_WE_LNAND_50S NAND1
SLOT0_FMI1_ALENAND_50S NAND1NAND1NAND_50S SLOT0_FMI1_AD<7>
NAND_50S SLOT0_FMI1_AD<4>NAND1
FMI0_CE0_LNAND_50S NAND0
NAND_50S SLOT0_FMI0_AD<6>NAND0NAND_50S SLOT0_FMI0_AD<7>NAND0
NAND_50S SLOT0_FMI0_CLENAND0
NAND1NAND_50S SLOT0_FMI1_AD<6>
NAND_50S SLOT0_FMI1_CE0_LNAND1
NAND_50S SLOT0_FMI1_DQS_PNAND1
NAND_50S SLOT1_FMI0_AD<5>NAND0NAND_50S SLOT1_FMI0_AD<6>NAND0
NAND_50S SLOT1_FMI0_CE1_LNAND0
NAND_50S SLOT1_FMI0_DQS_PNAND0FMI1_CE7_LNAND_50S NAND1
FMI1_DQS_PNAND_50S NAND1FMI1_RB0_LNAND_50S NAND1
NAND1 FMI1_RB1_LNAND_50S
FMI1_WE_LNAND_50S NAND1
FMI1_RE_LNAND_50S NAND1
NAND_50S SLOT1_FMI1_RE_NNAND1
NAND_50S SLOT1_FMI0_RE_NNAND0
051-8773
10.0.0
153 OF 157
44 OF 48
6 12
6 12
6 12
6 12
13
8 13
8 13
8 13
8 13
8 13
8 13
6 12
6 12
6 12
6 12
6 12
6 12
6 12
6 12 44
6 12 44
44
6 12
6 12
6 12
6 12
6 12 44
6 12
6 12
6 12 44
6 12
6 12 44
44
6 12
6 12
6 12
6 12
6 12
6 12
6 12
13 45
13 45
13 45
13 45
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 14
8 13
8 13
8 13
8 13
8 13
8 13
8 13
8 13
8 13
8 13
8 13
8 14
8 14
8 14
8 13
8 13 40
8 13
8 13 40
8 13 40
8 13
8 13
8 13 40
8 13 40
13
8 13
8 13
8 13
8 13
8 13
8 13
8 13
8 13
8 13
8 13
8 14
6 12
6 12
6 12 44
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_SPACING_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
TABLE_PHYSICAL_ASSIGNMENT_ITEM
SPACING
NET_TYPE
PWR
PHYSICALVOLTAGE
SPACINGPHYSICAL
NET_TYPE
ELECTRICAL_CONSTRAINT_SET
RST
SPACING
NET_TYPE
PHYSICALELECTRICAL_CONSTRAINT_SET
SPACING
NET_TYPE
PHYSICALELECTRICAL_CONSTRAINT_SET
GND
I1
I10
I11
I12
I13
I14
I15
I16
I165
I166
I167
I168
I169
I17
I170
I171
I172
I173
I174
I175
I176
I177
I178
I179
I18
I180
I181
I182
I183
I19
I199
I2
I20
I200
I201
I202
I203
I205
I206
I207
I21
I217
I219
I22
I220
I221
I223
I224
I225
I226
I23
I24
I25
I255
I256
I257
I258
I259
I26
I27
I28
I29
I3
I30
I31
I32
I33
I34
I35
I36
I37
I38
I39
I4
I40
I41
I42
I43
I44
I45
I46
I47
I49
I5
I50
I51
I52
I53
I54
I55
I56
I57
I58
I59
I6
I60
I61
I62
I63
I64
I65
I66
I67
I68
I69
I7
I70
I71
I72
I73
I74
I75
I76
I77
I78
I79
I8
I80
I81
I82
I83
I84
I85
I9
GNDGND_PH *
PWR * PWR_PMU **PWR 3:1_SPACING
* 4:1_SPACING*RST
CONSTRAINTS: POWER / GNDSYNC_MASTER=MIKE SYNC_DATE=01/21/2011
AGNDGND GNDAGND_U3000GNDGND
VOLTAGE=0V GND_PMUGNDGND
VOLTAGE=0V GND_SPKR_AMP1GND GNDVOLTAGE=0V GND_SPKR_AMP2GND GND
VOLTAGE=0V GND_AUDIO_PT_DKGND GND
GNDGNDGNDVOLTAGE=0V GND_AUDIO_CODECGNDGNDVOLTAGE=0V GND_AUDIO_HP_AMPGNDGND
PPVREF_DDR0_DQ0.6V PP_PWR PWR
3.3V PWRPP_PWR PP3V3_S0_LCD_FERR
BUCK0_LXLPWRPP_PWR
PWR BUCK2_LXMPP_PWR
PWRPP_PWR ACC_PT_DK_CON_PP3V33.3V
VR_BOOST_SWPP_PWR PWRVR_BOOST_LPWRPP_PWR
6.0V PPVBUS_USB_DCINPWRPP_PWR
1.8V Z2_VDDCOREPP_PWR PWR1.8V Z2_VDDANAPP_PWR PWR
1.8V Z1_1V8_OUTPWRPP_PWR3.0V PP_PWR PWR MT_3V3_INT
PP_PWR PWR MT_3V3_INT3.0V
UD882_RSTRST
UD881_RSTRSTRST TP_WLAN_TRST_L
SIMCRD_RSTRST
RST_PMU_INRST
RST RST_DET_L
RST RST_BB_PMU_LRST_BB_LRST
RST_AP_LRST
RST_AP_1V8_LRST
GSM_TXBURST_INDRSTRST JTAG_AP_TRST_L
DEBUG_RST_LRST
DBG_RSTRST
PPVREF_DDR0_CAPP_PWR PWR0.6V
PPLED_BACK_REG_B20.4V PP_PWR PWR
4.2V PWRPWR500 PPBATT_VCC
6.0V PWRPP_PWR PP6V0_LCM_HI
6.0V PWRPP_PWR PPVBUS_USB
PPLED_OUT_BPWRPP_PWR20.4V
PP_PWR PWR BUCK4_FB
3.0V PWRPP_PWR PP3V0_S2R_HALL
BUCK0_LXMPP_PWR PWR
1.1V PWRPP_PWR PP1V1_PL2_F
PP_PWR PWR BUCK3_FBPP_PWR PWR BUCK3_LXL
PP_PWR1.1V PWR PP1V1_PL4_F
PP_PWR1.7V PWR PP1V7_VA_VCP
1.1V PWRPP_PWR PP1V1_PL3_F
1.1V PWRPP_PWR PP1V1_PL5_F
1.8V PP_PWR PWR PP1V8_GRAPE
1.8V PP_PWR PWR PP1V8_ALWAYS
PP_PWR PWR1.2V PP1V2_S2RPWR1.25V PP_PWR PP1V25_CPU
1.1V PP_PWR PWR PP1V1_PLL_USB_F
PP1V2_SOC1.2V PP_PWR PWR
3.0V PWR PP3V0_SENSOR_FLTPP_PWR
1.8V PP_PWR PWR PP1V8_SENSOR_FLT
2.85V PP_PWR PWR PP2V85_CAM
3.2V PP_PWR PP3V2_S2R_USBMUXPWR3.2V PP_PWR PWR PP3V2_LDO5
PWR1.8V PP_PWR PP1V8_S2R
PP_PWR1.8V PWR PP1V8_EDP_AVDD_AUX
3.3V PWR PP3V3_LCDVDD_SW_FPP_PWR
3.0V PP_PWR PWR PP3V0_VIDEO_BUF
PPIO_NAND_H41.8V PWRPP_PWR
3.3V PP_PWR PWR PP3V3_ACC
20.4V PPLED_BACK_REG_APP_PWR PWR
PWRPP_PWR3.0V PP3V0_S2R_HALL_FLT
3.0V PWR PP3V0_GRAPEPP_PWR
1.8V PWRPP_PWR PP1V8_DP_AVDD_AUX
1.1V PP_PWR PWR PP1V1_PL0_F
PWRPP_PWR BUCK5_LX
PWRPP_PWR BUCK4_LXL
PWR PP1V1PP_PWR1.1V
PWR0.6V PP_PWR PPVREF_DDR3_DQ0.6V PWRPP_PWR PPVREF_DDR3_CA
PWRPP_PWR PPVREF_DDR2_DQ_H40.6V
PPVDDI_NAND_U14003.3V PP_PWR PWR
DAC_AP_VREFPWRPP_PWR
PP18V_R_GRAPEPP_PWR PWR18V
PP18V_GRAPEPWRPP_PWR18V
BATT_POS_RCPP_PWR PWR4.6VPP_PWR PWR0.6V PPVREF_DDR3_DQ_H4
PPVREF_DDR1_DQ_H4PWR0.6V PP_PWR
PPVREF_DDR0_DQ_H40.6V PP_PWR PWRPPVREF_DDR1_CAPWR0.6V PP_PWRPPVREF_DDR1_DQPWR0.6V PP_PWR
0.6V PPVREF_DDR2_CAPWRPP_PWRPWR PPVREF_DDR2_DQ0.6V PP_PWR
1.1V PWRPP_PWR PP1V1_MIPID_PLL_F1.1V PP_PWR PP1V8PWR
PP_PWR PWR1.2V PP1V2
PWRPP_PWR PP0V4_MIPI0D0.4V
PWRPP_PWR BUCK5_FBPWRPP_PWR BUCK4_LXM
PP_PWR PWR BUCK2_LXR
PWR BUCK2_LXLPP_PWRPWR BUCK2_FBPP_PWR
PWRPP_PWR BUCK0_FB1.8V Z2_3V3_1V8_INPP_PWR PWR
RST BB_TRST_L
2.85V PP_PWR PWR PP2V85_CAM_FLT
3.0V PP_PWR PWR PP3V0_IO3.0V PP_PWR PWR PP3V0_OPTICAL
PP_PWR PWR PP5V25_VLCM25.25V
3.3V PP_PWR PWR PP3V3_OUT
3.0V PP_PWR PWR PP3V0_VIDEO
RST_WLAN_LRST
RST_L63_LRSTGRAPE RST_GRAPE_L
RST_BT_LRST
PP_PWR PWR BUCK3_LXM
0.4V PP_PWR PWR PP0V4_MIPI1D
1.1V PWRPP_PWR PP1V1_PL1_F
1.8V PP_PWR PWR PP1V8_VDDA18_TS
6.0V PP6V0_LCM_VBOOSTPP_PWR PWR
PWRPP_PWR PPVBUS_USB_PT_DK_CON5.0V
4.7V PPVCC_MAINPWRPP_PWRPWR1.8V PP_PWR PPVCCQ_NAND
PWR PPVBUS_PROT6.0V PP_PWR
PPLED_OUT_APP_PWR20.4V PWR
051-8773
10.0.0
154 OF 157
45 OF 48
17
20
20
21 27
19 21
19 21 22
13 44
16
36
36
27 29
17
17
35 36
18
18
18
18 45
18 45
4 37
5 30
30 37
5 30
4 27 30 37
4
5 15 30
4 10 42
13 44
16
35 36 39
37
4 36
35 37
36
35 36
36
4
36
36
4
35 36 40
4
4
35 36
35 36
35 36
35 36
4
35 36
10 24 26
24 26
35 36
35 36
35 36
35 36
7
16
35 36
6 9
35 36
16
24 26
35 36
7
4
36
36
35 36
14
14
8
12
7
17
17
36
8
8
8
13 44
13 44
14
14
4
35 36
35 36
7
36
36
36
36
36
36
18
24 26
35 36
35 36
35 37
35 36
35 36
15 37
19 37
6 17
15 37
36
7
4
5
37
27 29
35 36 37
12
36
35 37
AREA_TYPE SPACING_RULE_SETNET_SPACING_TYPE1 NET_SPACING_TYPE2TABLE_SPACING_ASSIGNMENT_HEAD
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
TABLE_SPACING_ASSIGNMENT_ITEM
TABLE_PHYSICAL_ASSIGNMENT_ITEM
TABLE_PHYSICAL_ASSIGNMENT_ITEM
PHYSICAL_RULE_SETAREA_TYPENET_PHYSICAL_TYPETABLE_PHYSICAL_ASSIGNMENT_HEAD
SNS
I100
I101
I102
I104
I105
I106
I107
I108
I109
I110
I117
I118
I119
I120
I121
I122
I123
I124
I126
I127
I128
I130
I131
I132
I133
I134
I135
I136
I137
I138
I139
I140
I142
I143
I144
I145
I146
I147
I148
I150
I151
I152
I153
I154
I155
I156
I157
I159
I160
I161
I162
I163
I164
I165
I166
I168
I169
I170
I171
I173
I174
I176
I177
I179
I180
I181
I183
I184
I185
I189
I190
I191
I193
I195
I196
I198
I200
I204
I205
I207
I209
I210
I212
I213
I214
I216
I217
I218
I219
I220
I221
I222
I223
I224
I225
I226
I227
I228
I229
I230
I231
I232
I233
I234
I235
I236
I237
I238
I239
I240
I241
I242
I243
I244
I245
I48
I49
I50
I51
I52
I54
I55
I56
I57
I58
I59
I60
I61
I62
I63
I64
I65
I66
I67
I68
I69
I70
I71
I72
I73
I75
I76
I77
I79
I80
I81
I82
I83
I85
I90
I91
I92
I93
I94
I95
I96
I97
I98
I99
50_OHM_SESNS_50S *
SNS_90D * 90_OHM_DIFF
3:1_SPACING**SNS
SYNC_MASTER=MIKE SYNC_DATE=01/21/2011
CONSTRAINTS: DEBUG
NC_MIC1_FILT_CODEC NO_TEST=TRUE
NC_MIC1N_CODEC NO_TEST=TRUE
NC_MIC1P_CODEC NO_TEST=TRUE
NC_MIC1_BIAS_CODEC NO_TEST=TRUE
NC_LINE_IN2_REF_CODEC NO_TEST=TRUE
NC_LINE_IN2_CODEC NO_TEST=TRUE
NC_LINE_IN1_REF_CODEC NO_TEST=TRUE
NC_LINE_IN1_CODEC NO_TEST=TRUE
NC_VLCM1 NO_TEST=TRUE
NC_LCM2_EN NO_TEST=TRUE
NC_D5702_6 NO_TEST=TRUE
NC_D5701_6 NO_TEST=TRUE
NC_D5700_6 NO_TEST=TRUE
NC_D5703_6 NO_TEST=TRUE
NC_EAROUT_AN NO_TEST=TRUE
NC_EAROUT_AP NO_TEST=TRUE
NC_BON_L5 NO_TEST=TRUE
NC_BON_L3 NO_TEST=TRUE
NC_BON_L1 NO_TEST=TRUE
NC_VBUS_A_OV_L NO_TEST=TRUE
NC_USB_D1_N NO_TEST=TRUE
NC_PMU_AMUX_BY NO_TEST=TRUE
NC_PMU_AMUX_B2 NO_TEST=TRUENC_PMU_AMUX_B3 NO_TEST=TRUE
NC_PMU_AMUX_B1 NO_TEST=TRUE
NC_PMU_AMUX_B0 NO_TEST=TRUE
NC_PMU_AMUX_AY NO_TEST=TRUE
NC_PMU_AMUX_A3 NO_TEST=TRUE
NC_PMU_AMUX_A2 NO_TEST=TRUE
NC_PMU_AMUX_A1 NO_TEST=TRUE
NC_PMU_AMUX_A0 NO_TEST=TRUE
NC_PMU_GPIO17 NO_TEST=TRUE
NC_PMU_GPIO16 NO_TEST=TRUE
NC_PMU_GPIO13 NO_TEST=TRUE
NC_PMU_GPIO12 NO_TEST=TRUE
NET_SPACING_TYPE=ANLG NO_TEST=TRUENC_BOARD_TEMP8NC_BOARD_TEMP7 NET_SPACING_TYPE=ANLG NO_TEST=TRUE
NC_PMU_VBUCK0_SW0_S NO_TEST=TRUE
NC_PMU_VBUCK0_SW0_G NO_TEST=TRUE
NC_DDR3_CSN<1> NO_TEST=TRUE
NC_DDR2_CSN<1> NO_TEST=TRUE
NC_DDR0_CSN<1> NO_TEST=TRUENC_DDR1_CSN<1> NO_TEST=TRUE
NC_DDR3_CKE<1> NO_TEST=TRUE
NC_DDR0_CKE<1> NO_TEST=TRUE
NC_DDR2_CKE<1> NO_TEST=TRUE
NC_DDR1_CKE<1> NO_TEST=TRUE
NC_JTAG_AP_TRTCK NO_TEST=TRUE
NC_USB_D1_P NO_TEST=TRUE
NC_USB11_D1_P NO_TEST=TRUENC_USB11_D1_N NO_TEST=TRUE
NC_USB_ANALOGTEST0 NO_TEST=TRUENC_USB_ANALOGTEST1 NO_TEST=TRUE
NC_USB_ID0 NO_TEST=TRUENC_USB_ID1 NO_TEST=TRUE
NC_USB_BRICKID1 NO_TEST=TRUE
NC_I2S1_MCK NO_TEST=TRUENC_I2S1_BCLK NO_TEST=TRUENC_I2S1_LRCK NO_TEST=TRUENC_I2S1_DIN NO_TEST=TRUENC_I2S1_DOUT NO_TEST=TRUENC_I2S2_MCK NO_TEST=TRUENC_I2S3_MCK NO_TEST=TRUE
NC_AP_GPIO216 NO_TEST=TRUENC_SPI_FLASH_CS_L NO_TEST=TRUE
NC_SDIO0_WL_DATA<2> NO_TEST=TRUENC_SDIO0_WL_DATA<3> NO_TEST=TRUE
NC_SDIO0_WL_DATA<1> NO_TEST=TRUE
NC_SDIO0_WL_CMD NO_TEST=TRUENC_SDIO0_WL_DATA<0> NO_TEST=TRUE
NC_SDIO0_WL_CLK NO_TEST=TRUE
NC_SWI_AP NO_TEST=TRUE
NC_SPI3_CS_L NO_TEST=TRUE
NC_SPI3_MOSI NO_TEST=TRUENC_SPI3_SCLK NO_TEST=TRUE
NC_SPI3_MISO NO_TEST=TRUE
NC_AP_GPIO19 NO_TEST=TRUENC_AP_GPIO31 NO_TEST=TRUENC_AP_GPIO35 NO_TEST=TRUE
NC_BOARD_ID_3 NO_TEST=TRUE
NC_AP_GPIO11 NO_TEST=TRUENC_AP_GPIO13 NO_TEST=TRUE
NC_AP_GPIO7 NO_TEST=TRUENC_AP_GPIO8 NO_TEST=TRUE
NC_AP_GPIO3 NO_TEST=TRUE
NC_UART4_CTS_L NO_TEST=TRUENC_UART4_RTS_L NO_TEST=TRUENC_UART4_RXD NO_TEST=TRUE
NC_UART2_TXD NO_TEST=TRUE
NC_UART2_RXD NO_TEST=TRUE
NC_AP_GPIO185 NO_TEST=TRUENC_AP_GPIO186 NO_TEST=TRUE
NC_AP_GPIO3V1 NO_TEST=TRUE
NC_UART6_CTSN NO_TEST=TRUENO_TEST=TRUENC_UART6_RTSN
NC_UART4_TXD NO_TEST=TRUE
NO_TEST=TRUENC_HSIC0_DATA2
NC_HSIC0_STB2 NO_TEST=TRUENC_HSIC1_DATA2 NO_TEST=TRUENC_HSIC1_STB2 NO_TEST=TRUE
NC_ISP_AP_1_PRE_FLASH NO_TEST=TRUE
NC_ISP_AP_1_FLASH NO_TEST=TRUE
NC_MIPI1C_AP_DATA_N<1> NO_TEST=TRUE
NC_MIPI1C_AP_DATA_P<1> NO_TEST=TRUE
NC_MIPI0C_AP_DATA_N<3> NO_TEST=TRUE
NC_MIPI0C_AP_DATA_P<3> NO_TEST=TRUE
NC_MIPI0C_AP_DATA_N<2> NO_TEST=TRUE
NC_MIPI0C_AP_DATA_P<2> NO_TEST=TRUE
NC_MIPI_VSYNC_H4 NO_TEST=TRUE
NC_FMI3_DQS NO_TEST=TRUE
NC_FMI3_RE_L NO_TEST=TRUE
NC_FMI3_CLE NO_TEST=TRUENC_FMI3_WE_L NO_TEST=TRUE
NC_FMI3_ALE NO_TEST=TRUE
NC_FMI3_AD<7> NO_TEST=TRUE
NC_FMI3_AD<5> NO_TEST=TRUENC_FMI3_AD<6> NO_TEST=TRUE
NC_FMI3_AD<3> NO_TEST=TRUENC_FMI3_AD<4> NO_TEST=TRUE
NC_FMI3_AD<2> NO_TEST=TRUE
NC_FMI3_AD<1> NO_TEST=TRUE
NC_FMI3_AD<0> NO_TEST=TRUE
NC_FMI3_CE7_L NO_TEST=TRUE
NC_FMI3_CE6_L NO_TEST=TRUE
NC_FMI3_CE4_L NO_TEST=TRUENC_FMI3_CE5_L NO_TEST=TRUE
NC_FMI3_CE2_L NO_TEST=TRUENC_FMI3_CE3_L NO_TEST=TRUE
NC_FMI3_CE1_L NO_TEST=TRUE
NC_FMI3_CE0_L NO_TEST=TRUE
NC_FMI2_DQS NO_TEST=TRUE
NC_FMI2_WE_L NO_TEST=TRUENC_FMI2_RE_L NO_TEST=TRUE
NC_FMI2_ALE NO_TEST=TRUENC_FMI2_CLE NO_TEST=TRUE
NC_FMI2_AD<7> NO_TEST=TRUE
NC_FMI2_AD<6> NO_TEST=TRUE
NC_FMI2_AD<4> NO_TEST=TRUENC_FMI2_AD<5> NO_TEST=TRUE
NC_FMI2_AD<3> NO_TEST=TRUE
NC_FMI2_AD<2> NO_TEST=TRUE
NC_FMI2_AD<1> NO_TEST=TRUE
NC_FMI2_AD<0> NO_TEST=TRUE
NC_FMI2_CE5_L NO_TEST=TRUE
NC_FMI2_CE3_L NO_TEST=TRUE
NC_FMI2_CE2_L NO_TEST=TRUE
NC_FMI2_CE1_L NO_TEST=TRUE
NC_FMI1_CE7_L NO_TEST=TRUE
NC_FMI1_CE6_L NO_TEST=TRUE
NC_FMI1_CE5_L NO_TEST=TRUENO_TEST=TRUENC_FMI1_CE4_L
NC_FMI1_CE2_L NO_TEST=TRUE
NC_FMI0_CE6_L NO_TEST=TRUE
NC_FMI0_CE2_L NO_TEST=TRUE
NC_FMI1_CE3_L NO_TEST=TRUE
NC_FMI0_CE3_L NO_TEST=TRUENC_FMI0_CE4_L NO_TEST=TRUENC_FMI0_CE5_L NO_TEST=TRUE
NC_FMI0_CE7_L NO_TEST=TRUE
051-8773
10.0.0
155 OF 157
46 OF 48
19
19
19
19
19
19
19
19
37
37
19
19
18
18
18
36
4 42
37
37
37
37
37
37
37
37
37
37
37
37
37
37
37
37
36
36
8
8
8
8
8
8
8
8
4
4 42
4 42
4 42
4
4
4
4
4
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
5
4 42
4 42
4 42
4 42
7
7
7 43
7 43
7 43
7 43
7 43
7 43
7
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
6
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
SYNC_MASTER=MIKE SYNC_DATE=01/21/2011
FUNC TEST POINTS051-8773
10.0.0
156 OF 157
47 OF 48
Apple Inc.
THE INFORMATION CONTAINED HEREIN IS THEPROPRIETARY PROPERTY OF APPLE INC.
124578
B
D
8 7 6 5 4 3
C
B
A
NOTICE OF PROPRIETARY PROPERTY:
PAGE
12
D
A
C
PAGE TITLE
SHEET
IV ALL RIGHTS RESERVED
R
DSIZEDRAWING NUMBER
REVISION
BRANCH
6 3
THE POSESSOR AGREES TO THE FOLLOWING: I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART II NOT TO REPRODUCE OR COPY IT
FUNC TEST POINTSSYNC_DATE=01/21/2011SYNC_MASTER=MIKE
051-8773
10.0.0
157 OF 157
48 OF 48
top related